- Patent Title: Memory devices having differently configured blocks of memory cells
-
Application No.: US16516510Application Date: 2019-07-19
-
Publication No.: US10891187B2Publication Date: 2021-01-12
- Inventor: William H. Radke , Tommaso Vali , Michele Incarnati
- Applicant: MICRON TECHNOLOGY, INC.
- Applicant Address: US ID Boise
- Assignee: MICRON TECHNOLOGY, INC.
- Current Assignee: MICRON TECHNOLOGY, INC.
- Current Assignee Address: US ID Boise
- Agency: Dicke, Billig & Czaja, PLLC
- Main IPC: G11C29/00
- IPC: G11C29/00 ; G06F11/10 ; G11C11/56 ; G11C16/04 ; G11C16/10 ; G06F3/06 ; G06F12/02 ; G06F12/06 ; G11C29/52

Abstract:
A memory device has a plurality of individually erasable blocks of memory cells and a controller configured to configure different blocks of the plurality of blocks of memory cells in different configurations, which can include blocks configured to include only groups of user data memory cells for storing user data, blocks configured to include only groups of overhead data memory cells for storing error correction code (ECC) data, and blocks configured to include groups of user data memory cells and groups of overhead data memory cells.
Public/Granted literature
- US20190340065A1 MEMORY DEVICES HAVING DIFFERENTLY CONFIGURED BLOCKS OF MEMORY CELLS Public/Granted day:2019-11-07
Information query