Invention Grant
- Patent Title: Proactive Di/Dt voltage droop mitigation
-
Application No.: US16557187Application Date: 2019-08-30
-
Publication No.: US11204766B2Publication Date: 2021-12-21
- Inventor: Jason Seung-Min Kim , Nitin N. Garegrat , Anitha Loke , Nasima Parveen , David Y. Fang , Kursad Kiziloglu , Dmitry Sergeyevich Lukiyanchenko , Fabrice Paillet , Andrew Yang
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Alliance IP, LLC
- Main IPC: G06F9/30
- IPC: G06F9/30

Abstract:
Embodiments include a method comprising identifying, by an instruction scheduler of a processor core, a first high power instruction in an instruction stream to be executed by an execution unit of the processor core. A pre-charge signal is asserted indicating that the first high power instruction is scheduled for execution. Subsequent to the pre-charge signal being asserted, a voltage boost signal is asserted to cause a supply voltage for the execution unit to be increased. A busy signal indicating that the first high power instruction is executing is received from the execution unit. Based at least in part on the busy signal being asserted, de-asserting the voltage boost signal. More specific embodiments include decreasing the supply voltage for the execution unit subsequent to the de-asserting the voltage boost signal. More Further embodiments include delaying asserting the voltage boost signal based on a start delay time.
Public/Granted literature
- US20190384603A1 PROACTIVE DI/DT VOLTAGE DROOP MITIGATION Public/Granted day:2019-12-19
Information query