Invention Grant
- Patent Title: Variable latency instructions
-
Application No.: US16384328Application Date: 2019-04-15
-
Publication No.: US11210098B2Publication Date: 2021-12-28
- Inventor: Timothy D. Anderson
- Applicant: TEXAS INSTRUMENTS INCORPORATED
- Applicant Address: US TX Dallas
- Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee: TEXAS INSTRUMENTS INCORPORATED
- Current Assignee Address: US TX Dallas
- Agent Brian D. Graham; Charles A. Brill; Frank D. Cimino
- Main IPC: G06F9/312
- IPC: G06F9/312 ; G06F9/38 ; G06F11/00 ; G06F12/0875 ; G06F9/30 ; G06F11/10 ; G06F9/32 ; G06F12/0897 ; G06F9/345

Abstract:
Techniques related to executing instructions by a processor comprising receiving a first instruction for execution, determining a first latency value based on an expected amount of time needed for the first instruction to be executed, storing the first latency value in a writeback queue, beginning execution of the first instruction on the instruction execution pipeline, adjusting the latency value based on an amount of time passed since beginning execution of the first instruction, outputting a first result of the first instruction based on the latency value, receiving a second instruction, determining that the second instruction is a variable latency instruction, storing a ready value indicating that a second result of the second instruction is not ready in the writeback queue, beginning execution of the second instruction on the instruction execution pipeline, updating the ready value to indicate that the second result is ready, and outputting the second result.
Public/Granted literature
- US20190243646A1 VARIABLE LATENCY INSTRUCTIONS Public/Granted day:2019-08-08
Information query