- 专利标题: Phase-locked loop monitor circuit
-
申请号: US17330818申请日: 2021-05-26
-
公开(公告)号: US11411571B2公开(公告)日: 2022-08-09
- 发明人: Sandeep Kumar Goel , Ji-Jan Chen , Stanley John , Yun-Han Lee , Yen-Hao Huang
- 申请人: Taiwan Semiconductor Manufacturing Co., Ltd.
- 申请人地址: TW Hsin-Chu
- 专利权人: Taiwan Semiconductor Manufacturing Co., Ltd.
- 当前专利权人: Taiwan Semiconductor Manufacturing Co., Ltd.
- 当前专利权人地址: TW Hsin-Chu
- 代理机构: Duane Morris LLP
- 主分类号: H03L7/06
- IPC分类号: H03L7/06 ; H03L7/07 ; H03L7/23 ; H03L7/091 ; H03L7/095 ; H03K19/21
摘要:
A clock distribution circuit configured to output a clock signal includes a first circuit configured to use a reference clock signal to provide first and second reference signals, wherein the second reference signal indicates whether the first reference signal is locked with the reference clock signal; a second circuit configured to use the reference clock signal to provide an output signal and an indication signal indicative whether the output signal is locked with the reference clock signal; and a monitor circuit, coupled to the first and second circuits, and configured to use at least one of the first reference signal, the second reference signal, the output signal, and the indication signal to determine whether the second circuit is functioning correctly.
公开/授权文献
- US20210281268A1 PHASE-LOCKED LOOP MONITOR CIRCUIT 公开/授权日:2021-09-09
信息查询