Invention Grant
- Patent Title: Performing testing utilizing staggered clocks
-
Application No.: US17478736Application Date: 2021-09-17
-
Publication No.: US11668750B2Publication Date: 2023-06-06
- Inventor: Sailendra Chadalavada , Venkat Abilash Reddy Nerallapally , Jaison Daniel Kurien , Bonita Bhaskaran , Milind Sonawane , Shantanu Sarangi , Purnabha Majumder
- Applicant: NVIDIA Corporation
- Applicant Address: US CA Santa Clara
- Assignee: NVIDIA CORPORATION
- Current Assignee: NVIDIA CORPORATION
- Current Assignee Address: US CA Santa Clara
- Agency: Zilka-Kotab, P.C.
- Main IPC: G01R31/3177
- IPC: G01R31/3177 ; G06F9/38 ; G06F1/10 ; G01R31/28 ; G06F11/22 ; G06F15/78 ; G01R31/317 ; G01R31/319 ; G06F1/324 ; G01R31/3185 ; G06F1/3237 ; G06F115/10

Abstract:
During functional/normal operation of an integrated circuit including multiple independent processing elements, a selected independent processing element is taken offline and the functionality of the selected independent processing element is then tested while the remaining independent processing elements continue functional operation. To minimize voltage drops resulting from current fluctuations produced by the testing of the processing element, clocks used to synchronize operations within each partition of a processing element are staggered. This varies the toggle rate within each partition of the processing element during the testing of the processing core, thereby reducing the resulting voltage drop. This may also improve test quality within an automated test equipment (ATE) environment.
Public/Granted literature
- US20230089800A1 PERFORMING TESTING UTILIZING STAGGERED CLOCKS Public/Granted day:2023-03-23
Information query