-
公开(公告)号:US10545189B2
公开(公告)日:2020-01-28
申请号:US15336716
申请日:2016-10-27
Applicant: NVIDIA CORPORATION
Inventor: Milind Sonawane , Amit Sanghani , Jonathon E. Colburn , Bala Tarun Nelapatla , Shantanu Sarangi , Rajendra Kumar reddy.S , Sailendra Chadalavada
IPC: G01R31/3177 , G01R31/26 , G01R31/3185 , G06F11/00 , G01R31/317 , G01R31/28
Abstract: In one embodiments, a system comprises: a plurality of scan test chains configured to perform test operations at a first clock speed; a central test controller for controlling testing by the scan test chains; and an interface configured to generate instructions to direct central test controller. The interface communicates with the centralized test controller at the first clock speed and an external scan input at a second clock speed. The second clock speed can be faster than the first clock speed. The instructions communicated to the central controller can be directions associated with sequential scan compression/decompression operations. In one exemplary implementation, the interface further comprise a mode state machine used to generate the mode control instructions and a test register state machine that generate test state control instructions, wherein the test mode control instructions and the test state control instructions direct operations of the centralized test controller.
-
公开(公告)号:US20230089800A1
公开(公告)日:2023-03-23
申请号:US17478736
申请日:2021-09-17
Applicant: NVIDIA Corporation
Inventor: Sailendra Chadalavada , Venkat Abilash Reddy Nerallapally , Jaison Daniel Kurien , Bonita Bhaskaran , Milind Sonawane , Shantanu Sarangi , Purnabha Majumder
IPC: G01R31/3177
Abstract: During functional/normal operation of an integrated circuit including multiple independent processing elements, a selected independent processing element is taken offline and the functionality of the selected independent processing element is then tested while the remaining independent processing elements continue functional operation. To minimize voltage drops resulting from current fluctuations produced by the testing of the processing element, clocks used to synchronize operations within each partition of a processing element are staggered. This varies the toggle rate within each partition of the processing element during the testing of the processing core, thereby reducing the resulting voltage drop. This may also improve test quality within an automated test equipment (ATE) environment.
-
公开(公告)号:US12291219B2
公开(公告)日:2025-05-06
申请号:US18048952
申请日:2022-10-24
Applicant: NVIDIA Corporation
Inventor: Anitha Kalva , Jae Wu , Shantanu Sarangi , Sailendra Chadalavada , Milind Sonawane , Chen Fang , Abilash Nerallapally
Abstract: Systems and methods are disclosed that relate to testing processing elements of an integrated processing system. A first system test may be performed on a first processing element of an integrated processing system. The first system test may be based at least on accessing a test node associated with the first processing element. The first system test may be accessed using a first local test controller. A second system test may be performed on a second processing element of the integrated processing system. The second system test may be based at least on accessing a second test node associated with the second processing element. The second system test may be accessed using a second local test controller.
-
公开(公告)号:US20240227824A9
公开(公告)日:2024-07-11
申请号:US18048952
申请日:2022-10-24
Applicant: NVIDIA Corporation
Inventor: Anitha Kalva , Jae Wu , Shantanu Sarangi , Sailendra Chadalavada , Milind Sonawane , Chen Fang , Abilash Nerallapally
IPC: B60W50/02
CPC classification number: B60W50/0205 , B60W2050/0044
Abstract: Systems and methods are disclosed that relate to testing processing elements of an integrated processing system. A first system test may be performed on a first processing element of an integrated processing system. The first system test may be based at least on accessing a test node associated with the first processing element. The first system test may be accessed using a first local test controller. A second system test may be performed on a second processing element of the integrated processing system. The second system test may be based at least on accessing a second test node associated with the second processing element. The second system test may be accessed using a second local test controller.
-
公开(公告)号:US11668750B2
公开(公告)日:2023-06-06
申请号:US17478736
申请日:2021-09-17
Applicant: NVIDIA Corporation
Inventor: Sailendra Chadalavada , Venkat Abilash Reddy Nerallapally , Jaison Daniel Kurien , Bonita Bhaskaran , Milind Sonawane , Shantanu Sarangi , Purnabha Majumder
IPC: G01R31/3177 , G06F9/38 , G06F1/10 , G01R31/28 , G06F11/22 , G06F15/78 , G01R31/317 , G01R31/319 , G06F1/324 , G01R31/3185 , G06F1/3237 , G06F115/10
CPC classification number: G01R31/3177 , G01R31/2851 , G01R31/31725 , G01R31/31727 , G01R31/31922 , G01R31/318594 , G06F1/10 , G06F1/324 , G06F1/3237 , G06F9/3885 , G06F11/2242 , G06F15/7864 , G06F2115/10
Abstract: During functional/normal operation of an integrated circuit including multiple independent processing elements, a selected independent processing element is taken offline and the functionality of the selected independent processing element is then tested while the remaining independent processing elements continue functional operation. To minimize voltage drops resulting from current fluctuations produced by the testing of the processing element, clocks used to synchronize operations within each partition of a processing element are staggered. This varies the toggle rate within each partition of the processing element during the testing of the processing core, thereby reducing the resulting voltage drop. This may also improve test quality within an automated test equipment (ATE) environment.
-
公开(公告)号:US20240132083A1
公开(公告)日:2024-04-25
申请号:US18048952
申请日:2022-10-23
Applicant: NVIDIA Corporation
Inventor: Anitha Kalva , Jae Wu , Shantanu Sarangi , Sailendra Chadalavada , Milind Sonawane , Chen Fang , Abilash Nerallapally
IPC: B60W50/02
CPC classification number: B60W50/0205 , B60W2050/0044
Abstract: Systems and methods are disclosed that relate to testing processing elements of an integrated processing system. A first system test may be performed on a first processing element of an integrated processing system. The first system test may be based at least on accessing a test node associated with the first processing element. The first system test may be accessed using a first local test controller. A second system test may be performed on a second processing element of the integrated processing system. The second system test may be based at least on accessing a second test node associated with the second processing element. The second system test may be accessed using a second local test controller.
-
公开(公告)号:US11867744B2
公开(公告)日:2024-01-09
申请号:US17075629
申请日:2020-10-20
Applicant: NVIDIA CORPORATION
Inventor: Animesh Khare , Ashish Kumar , Shantanu Sarangi , Rahul Garg , Sailendra Chadalavada
IPC: G01R31/26 , G01R31/317 , G01R31/3183 , G01R31/3185 , G06F13/42
CPC classification number: G01R31/2601 , G01R31/2639 , G01R31/31725 , G01R31/318328 , G01R31/318536 , G06F13/4221 , G06F2213/0026
Abstract: Techniques for isolating interfaces while testing a semiconductor device include a semiconductor device having a link interface that couples the semiconductor device to a high-speed data transfer link, a clock control unit that transmits one or more clock signals to the link interface; and a protection module. The protection module asserts a clock stop request to the clock control unit and, in response to receiving a clock stop acknowledgement from the clock control unit, asserts a clamp enable to cause the link interface to be isolated from portions of the semiconductor device. After waiting for a first predetermined period of time to expire, the protection module de-asserts the clock stop request.
-
公开(公告)号:US20230146920A1
公开(公告)日:2023-05-11
申请号:US17979246
申请日:2022-11-02
Applicant: NVIDIA CORPORATION
Inventor: Bonita Bhaskaran , Nithin Valentine , Shantanu Sarangi , Mahmut Yilmaz , Suhas Satheesh , Charlie Hwang , Tezaswi Raja , Kevin Zhou , Sailendra Chadalavada , Kevin Ye , Seyed Nima Mozaffari Mojaveri , Kerwin Fu
IPC: G01R31/317 , G01R29/26 , G01R31/3177
CPC classification number: G01R31/31708 , G01R31/31727 , G01R29/26 , G01R31/31725 , G01R31/3177 , G01R31/31905
Abstract: Introduced herein is a technique that reliably measures on-die noise of logic in a chip. The introduced technique places a noise measurement system in partitions of the chip that are expected to cause the most noise. The introduced technique utilizes a continuous free-running clock that feeds functional frequency to the noise measurement circuit throughout the noise measurement scan test. This allows the noise measurement circuit to measure the voltage noise of the logic during a shift phase, which was not possible in the conventional noise measurement method. Also, by being able to measure the voltage noise during a shift phase and hence in both phases of the scan test, the introduced technique can perform a more comprehensive noise measurement not only during ATE testing but as part of IST in the field.
-
公开(公告)号:US20220365857A1
公开(公告)日:2022-11-17
申请号:US17320025
申请日:2021-05-13
Applicant: NVIDIA Corporation
Inventor: Sailendra Chadalavada , Anitha Kalva , Abilash Nerallapally , Milind Sonawane , Shantanu Sarangi , Ashok Aravamudhan , Sridharan Ramakrishnan , Sam Edirisooriya , Hari Krishnan
IPC: G06F11/263 , G06F11/27 , G06F11/273 , G06F11/14
Abstract: During functional/normal operation of an integrated circuit including multiple independent processing elements (such as processors), a selected independent processing element is taken offline (e.g., by stopping functional operation of the independent processing element), and the functionality of the selected independent processing element is then tested while the remaining independent processing elements continue functional operation (e.g., standard application-specific operations). This enables the selected processing element to be robustly tested without stopping the regular operation of the integrated circuit.
-
-
-
-
-
-
-
-