Invention Grant
- Patent Title: Three dimensional memory device containing truncated channels and method of operating the same with different erase voltages for different bit lines
-
Application No.: US17375476Application Date: 2021-07-14
-
Publication No.: US11758718B2Publication Date: 2023-09-12
- Inventor: Yu-Chung Lien , Abhijith Prakash , Keyur Payak , Jiahui Yuan , Huai-Yuan Tseng , Shinsuke Yada , Kazuki Isozumi
- Applicant: SANDISK TECHNOLOGIES LLC
- Applicant Address: US TX Addison
- Assignee: SANDISK TECHNOLOGIES LLC
- Current Assignee: SANDISK TECHNOLOGIES LLC
- Current Assignee Address: US TX Addison
- Agency: THE MARBURY LAW GROUP PLLC
- Main IPC: G11C7/00
- IPC: G11C7/00 ; H10B41/27 ; H01L29/78 ; G11C5/02 ; H10B43/27

Abstract:
A three-dimensional memory device includes an alternating stack of insulating layers and electrically conductive layers, first memory opening fill structures extending through the alternating stack and including a respective first vertical semiconductor channel having a tubular section and a semi-tubular section, second memory opening fill structures, first bit lines electrically connected to a respective subset of the first drain regions, second bit lines electrically connected to a respective subset of the second drain regions, and an erase voltage application circuit configured to electrically bias the first bit lines at a first bit line erase voltage and the second bit lines at a second bit line erase voltage during an erase operation. The first bit line erase voltage is greater than the second bit line erase voltage.
Public/Granted literature
Information query