- 专利标题: Column arithmetic logic unit design for dual conversion gain sensor supporting correlated multiple sampling and three readout phase detection autofocus
-
申请号: US17934196申请日: 2022-09-21
-
公开(公告)号: US11991458B2公开(公告)日: 2024-05-21
- 发明人: Lihang Fan , Nijun Jiang , Rui Wang
- 申请人: OMNIVISION TECHNOLOGIES, INC.
- 申请人地址: US CA Santa Clara
- 专利权人: OmniVision Technologies, Inc.
- 当前专利权人: OmniVision Technologies, Inc.
- 当前专利权人地址: US CA Santa Clara
- 代理机构: Perkins Coie LLP
- 主分类号: H04N25/75
- IPC分类号: H04N25/75 ; H03M1/12 ; H03M1/18 ; H04N23/76 ; H04N25/78
摘要:
An arithmetic logic unit (ALU) includes a front end latch stage coupled to a signal latch stage coupled to a Gray code (GC) to binary stage. First inputs of an adder stage are coupled to receive outputs of the GC to binary stage. Outputs of the adder stage are generated in response to the first inputs and second inputs of the adder stage. A pre-latch stage is coupled to latch outputs of the adder stage. A feedback latch stage is coupled to latch outputs of the pre-latch stage. The second inputs of the adder stage are coupled to receive outputs of the feedback latch stage. The feedback stage includes first conversion gain feedback latches configured to latch outputs of the pre-latch stage having a first conversion gain and second conversion gain feedback latches configured to latch outputs of the pre-latch stage having a second conversion gain.
公开/授权文献
信息查询