发明申请
US20150381188A1 HIGH-ORDER SIGMA DELTA FOR A DIVIDER-LESS DIGITAL PHASE-LOCKED LOOP
有权
高分辨率信号分割器,用于不带数字的数字锁相环
- 专利标题: HIGH-ORDER SIGMA DELTA FOR A DIVIDER-LESS DIGITAL PHASE-LOCKED LOOP
- 专利标题(中): 高分辨率信号分割器,用于不带数字的数字锁相环
-
申请号: US14317435申请日: 2014-06-27
-
公开(公告)号: US20150381188A1公开(公告)日: 2015-12-31
- 发明人: Rotem Banin , Elan Banin , Ofir Degani
- 申请人: Rotem Banin , Elan Banin , Ofir Degani
- 主分类号: H03L7/085
- IPC分类号: H03L7/085 ; H03L7/083 ; H04L7/033 ; G04F10/00 ; H03M3/00 ; H04B1/40 ; H03L7/08 ; H03L7/099
摘要:
Described herein are technologies related to an implementation of a divider-less digital phase-locked loop (DPLL) that includes a loop response matching a higher order sigma delta.
公开/授权文献
信息查询