Invention Application
- Patent Title: APPARATUS AND METHODS FOR PHASE SYNCHRONIZATION OF PHASE-LOCKED LOOPS
-
Application No.: US15957766Application Date: 2018-04-19
-
Publication No.: US20180294817A1Publication Date: 2018-10-11
- Inventor: Christopher Mayer , David J. McLaurin , Christopher W. Angell , Sudhir Desai , Steven R. Bal
- Applicant: Analog Devices, Inc.
- Main IPC: H03L7/197
- IPC: H03L7/197 ; H03L7/23 ; H03L7/087 ; H04L7/033 ; H03L7/089 ; H03L7/093 ; H03L7/091 ; H04B7/0413

Abstract:
Apparatus and methods for phase synchronization of phase-locked loops (PLLs) are provided. In certain configurations, an RF communication system includes a PLL that generates one or more output clock signals and a phase synchronization circuit that synchronizes a phase of the PLL. The phase synchronization circuit includes a sampling circuit that generates samples by sampling the one or more output clock signals based on timing of a reference clock signal. Additionally, the phase synchronization circuit includes a phase difference calculation circuit that generates a phase difference signal based on the samples and a tracking digital phase signal representing the phase of the PLL. The phase synchronization circuit further includes a phase adjustment control circuit that provides a phase adjustment to the PLL based on the phase difference signal so as to synchronize the PLL.
Public/Granted literature
- US10659065B2 Apparatus and methods for phase synchronization of phase-locked loops Public/Granted day:2020-05-19
Information query
IPC分类: