Invention Application
- Patent Title: CIRCUIT PARTITIONING FOR A MEMORY DEVICE
-
Application No.: US17493988Application Date: 2021-10-05
-
Publication No.: US20220100404A1Publication Date: 2022-03-31
- Inventor: Andrea Martinelli , Christopher Vincent Antoine Laurent , Claudio Nava , Marco Defendi
- Applicant: Micron Technology, Inc.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Main IPC: G06F3/06
- IPC: G06F3/06 ; G11C11/22 ; G11C29/52 ; G11C11/4091 ; G06F11/10 ; G11C11/408

Abstract:
Methods, systems, and devices for circuit partitioning for a memory device are described. In one example, a memory device may include a set of memory tiles that each include a respective array of memory cells (e.g., in an array level or layer). Each of the memory tiles may include a respective circuit level or layer associated with circuitry configured to operate the respective array of memory cells. The memory device may also include circuitry for communicating data between the memory cells of the set of memory tiles and an input/output component. Aspects of the circuitry for communicating the data may be subdivided into repeatable blocks each configured to communicate one or more bits, and the repeatable blocks and other aspects of the circuitry for communicating the data is distributed across the circuit layer of two or more of the set of memory tiles.
Public/Granted literature
- US12182432B2 Circuit partitioning for a memory device Public/Granted day:2024-12-31
Information query