Invention Application
- Patent Title: MULTI-TILE MEMORY MANAGEMENT
-
Application No.: US17431034Application Date: 2020-03-14
-
Publication No.: US20220121421A1Publication Date: 2022-04-21
- Inventor: Abhishek R. Appu , Altug Koker , Aravindh Anantaraman , Elmoustapha Ould-Ahmed-Vall , Valentin Andrei , Nicolas Galoppo Von Borries , Varghese George , Mike Macpherson , Subramaniam Maiyuran , Joydeep Ray , Lakshminarayana Striramassarma , Scott Janus , Brent Insko , Vasanth Ranganathan , Kamal Sinha , Arthur Hunter , Prasoonkumar Surti , David Puffer , James Valerio , Ankur N. Shah
- Applicant: Intel Corporation
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- International Application: PCT/US2020/022843 WO 20200314
- Main IPC: G06F7/575
- IPC: G06F7/575 ; G06F7/544 ; G06F9/30 ; G06F9/38 ; G06F12/128 ; G06F12/0875 ; G06F12/0866 ; G06F12/0895 ; G06F12/02

Abstract:
Methods and apparatus relating to techniques for multi-tile memory management. In an example, an apparatus comprises a cache memory, a high-bandwidth memory, a shader core communicatively coupled to the cache memory and comprising a processing element to decompress a first data element extracted from an in-memory database in the cache memory and having a first bit length to generate a second data element having a second bit length, greater than the first bit length, and an arithmetic logic unit (ALU) to compare the data element to a target value provided in a query of the in-memory database. Other embodiments are also disclosed and claimed.
Public/Granted literature
- US12099461B2 Multi-tile memory management Public/Granted day:2024-09-24
Information query
IPC分类: