Invention Grant
- Patent Title: Logic circuit
- Patent Title (中): 逻辑电路
-
Application No.: US859139Application Date: 1977-12-09
-
Publication No.: US4209715APublication Date: 1980-06-24
- Inventor: Kiyoshi Aoki
- Applicant: Kiyoshi Aoki
- Applicant Address: JPX Kawasaki
- Assignee: Tokyo Shibaura Electric Co., Ltd.
- Current Assignee: Tokyo Shibaura Electric Co., Ltd.
- Current Assignee Address: JPX Kawasaki
- Priority: JPX51-150197 19761214; JPX51-150198 19761214
- Main IPC: H03K3/037
- IPC: H03K3/037 ; H03K3/286 ; H03K3/288 ; H03K3/72 ; H03K5/151 ; H03K19/00 ; H03K19/08 ; H03K19/082 ; H03K19/091 ; H03K23/00 ; H03K23/52 ; H03K23/58 ; H03K19/20 ; H03K21/00
Abstract:
A logic circuit comprises four NAND or NOR gates. The first and second gates are cross-coupled and the third and fourth gates are also cross-coupled. The outputs of the first and second gates are coupled to the inputs of the third and fourth gates respectively. Complementary clock pulses are respectively supplied to the first and second gates and the third and fourth gates, and first and second logic inputs are applied to the inputs of the first and second gates, respectively.
Public/Granted literature
- US5797052A Three dimensional camera Public/Granted day:1998-08-18
Information query
IPC分类: