- 专利标题: Synchronized data processing system and image processing system
-
申请号: US317130申请日: 1994-10-03
-
公开(公告)号: US5713011A公开(公告)日: 1998-01-27
- 发明人: Jun Satoh , Kazushige Yamagishi , Keisuke Nakashima , Koyo Katsura , Takashi Miyamoto , Mitsuru Watabe , Kenichiroh Ohmura
- 申请人: Jun Satoh , Kazushige Yamagishi , Keisuke Nakashima , Koyo Katsura , Takashi Miyamoto , Mitsuru Watabe , Kenichiroh Ohmura
- 申请人地址: JPX Tokyo
- 专利权人: Hitachi, Ltd.
- 当前专利权人: Hitachi, Ltd.
- 当前专利权人地址: JPX Tokyo
- 优先权: JPX5-258040 19931015; JPX5-281865 19931015; JPX6-209176 19940810
- 主分类号: G06F3/153
- IPC分类号: G06F3/153 ; G06F1/04 ; G06F1/06 ; G06F1/08 ; G06F1/12 ; G06F12/00 ; G06F12/02 ; G06F12/06 ; G06F13/00 ; G06F13/14 ; G06F13/16 ; G06F15/00 ; G06F15/76 ; G06T1/00 ; G06T1/20 ; G06T1/60 ; G09G5/36 ; G09G5/393 ; G11C5/00 ; G11C11/401 ; G11C11/407
摘要:
A data processor comprising: a bus control circuit adapted to be interfaced with a synchronous DRAM which can be accessed in synchronism with a clock signal; a plurality of data processing modules coupled to said bus control circuit for producing data and addresses for accessing a memory; and a clock driver for feeding intrinsic operation clocks to said data processing modules and for feeding the clock signal for accessing said memory in synchronism with the operations of said data processing modules to be operated by the operation clock signals, to the outside.
公开/授权文献
信息查询