Invention Grant
- Patent Title: Signal processing delay circuit
- Patent Title (中): 信号处理延迟电路
-
Application No.: US865704Application Date: 1997-05-30
-
Publication No.: US5878097APublication Date: 1999-03-02
- Inventor: Kenichi Hase , Ryutaro Horita , Kunio Watanabe , Yoshiteru Ishida , Takashi Nara , Hiroshi Kimura
- Applicant: Kenichi Hase , Ryutaro Horita , Kunio Watanabe , Yoshiteru Ishida , Takashi Nara , Hiroshi Kimura
- Applicant Address: JPX Tokyo
- Assignee: Hitachi, Ltd.
- Current Assignee: Hitachi, Ltd.
- Current Assignee Address: JPX Tokyo
- Priority: JPX6-088174 19940426; JPX6-209927 19940902
- Main IPC: G11B5/09
- IPC: G11B5/09 ; G11B20/10 ; G11B20/14 ; H03H11/26 ; H03H11/54 ; H03K5/13 ; H03K5/135 ; H03L7/081 ; H03L7/089 ; H03L7/099 ; H04L7/00 ; H04L7/02 ; H04L25/36 ; H04L25/40
Abstract:
A signal processing delay circuit is fabricated as a semiconductor integration circuit to cope with increase in the data transfer speed and data recording and reproducing density on a recording medium. In the delay circuit, the amount of delay of a reference delay circuit of a delay PLL is controlled to take a fixed value independent of deviation in quality of the semiconductor circuit, change in power, and alteration in temperature. A control signal supervising the delay amount of the reference delay circuit is employed to control amounts of delay of input signals supplied to a window adjustment delay circuit of a window adjustment circuit and a T/2 generation delay circuit generating a synchronizing signal. Each of these delay circuits includes an analog variable delay circuit having the same configuration. The window adjustment delay circuit is supervised by a signal obtained by weighting the control signal by a D/A converter. A data acquisition circuit and a data write circuit each include an analog variable delay circuit.
Public/Granted literature
- US4668014A Adjustable headrests and to seats equipped with such headrests Public/Granted day:1987-05-26
Information query
IPC分类: