Invention Grant
- Patent Title: Method for forming robust solder interconnect structures by reducing effects of seed layer underetching
-
Application No.: US10708649Application Date: 2004-03-17
-
Publication No.: US06995084B2Publication Date: 2006-02-07
- Inventor: Kamalesh K. Srivastava , Subhash L. Shinde , Tien-Jen Cheng , Sarah H. Knickerbocker , Roger A. Quon , William E. Sablinski , Julie C. Biggs , David E. Eichstadt , Jonathan H. Griffith
- Applicant: Kamalesh K. Srivastava , Subhash L. Shinde , Tien-Jen Cheng , Sarah H. Knickerbocker , Roger A. Quon , William E. Sablinski , Julie C. Biggs , David E. Eichstadt , Jonathan H. Griffith
- Applicant Address: US NY Armonk
- Assignee: International Business Machines Corporation
- Current Assignee: International Business Machines Corporation
- Current Assignee Address: US NY Armonk
- Agency: Cantor Colburn LLP
- Agent James Cioffi
- Main IPC: H01L21/44
- IPC: H01L21/44

Abstract:
A method for forming an interconnect structure for a semiconductor device includes defining a via in a passivation layer so as expose a top metal layer in the semiconductor device. A seed layer is formed over the passivation layer, sidewalls of the via, and the top metal layer. A barrier layer is formed over an exposed portion of the seed layer, the exposed portion defined by a first patterned opening. The semiconductor device is annealed so as to cause atoms from the barrier layer to diffuse into the seed layer thereunderneath, wherein the annealing causes diffused regions of the seed layer to have an altered electrical resistivity and electrode potential with respect to undiffused regions of the seed layer.
Public/Granted literature
- US20050208748A1 METHOD FOR FORMING ROBUST SOLDER INTERCONNECT STRUCTURES BY REDUCING EFFECTS OF SEED LAYER UNDERETCHING Public/Granted day:2005-09-22
Information query
IPC分类: