Invention Grant
US07033882B2 Method of forming on-chip decoupling capacitor by selectively etching grain boundaries in electrode
失效
通过选择性蚀刻电极中的晶界来形成片上去耦电容的方法
- Patent Title: Method of forming on-chip decoupling capacitor by selectively etching grain boundaries in electrode
- Patent Title (中): 通过选择性蚀刻电极中的晶界来形成片上去耦电容的方法
-
Application No.: US10760080Application Date: 2004-01-15
-
Publication No.: US07033882B2Publication Date: 2006-04-25
- Inventor: Bruce A. Block , Richard Scott List , Ruitao Zhang
- Applicant: Bruce A. Block , Richard Scott List , Ruitao Zhang
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agent George Chen
- Main IPC: H01L27/108
- IPC: H01L27/108 ; H01L29/76 ; H01L29/94 ; H01L31/119 ; H01L21/8242

Abstract:
On-chip decoupling capacitor structures, and methods of fabricating such decoupling capacitors are disclosed. On-chip decoupling capacitors help to reduce or prevent L di/dt voltage droop on the power grid for high surge current conditions. The inclusion of one or more decoupling capacitors on a chip, in close proximity to the power grid conductors reduces parasitic inductance and thereby provides improved decoupling performance with respect to high frequency noise. In one embodiment of the present invention, a capacitor stack structure is inserted between metal interconnect layers. Such a capacitor stack may consist of a bottom electrode/barrier; a thin dielectric material having a high dielectric constant; and a top electrode/barrier. In an alternative embodiment, the bottom electrode and/or bottom metal interconnect layer have three dimensional texture to increase the surface area of the capacitor. An illustrative method embodying the present invention, includes fabricating the on-chip decoupling capacitor stack structure and electrically connecting the capacitor to provide efficient capacitive de-coupling. In order to facilitate the removal of photoresist by an oxygen plasma process prior to exposing copper conductors during the capacitor stack etch, an Al hardmask can be used to protect the capacitor formed with Ta2O5 dielectric, or a W hardmask can be used to protect the capacitor formed with BST dielectric.
Public/Granted literature
- US20040145855A1 On-chip decoupling capacitor and method of making same Public/Granted day:2004-07-29
Information query
IPC分类: