- 专利标题: Reconfigurable and customizable general-purpose circuits for neural networks
-
申请号: US13083414申请日: 2011-04-08
-
公开(公告)号: US08856055B2公开(公告)日: 2014-10-07
- 发明人: Bernard V. Brezzo , Leland Chang , Steven K. Esser , Daniel J. Friedman , Yong Liu , Dharmendra S. Modha , Robert K. Montoye , Bipin Rajendran , Jae-sun Seo , Jose A. Tierno
- 申请人: Bernard V. Brezzo , Leland Chang , Steven K. Esser , Daniel J. Friedman , Yong Liu , Dharmendra S. Modha , Robert K. Montoye , Bipin Rajendran , Jae-sun Seo , Jose A. Tierno
- 申请人地址: US NY Armonk
- 专利权人: International Business Machines Corporation
- 当前专利权人: International Business Machines Corporation
- 当前专利权人地址: US NY Armonk
- 代理机构: Sherman & Zarrabian LLP
- 代理商 Kenneth L. Sherman, Esq.; Michael Zarrabian, Esq.
- 主分类号: G06N3/063
- IPC分类号: G06N3/063 ; G06N3/04
摘要:
A reconfigurable neural network circuit is provided. The reconfigurable neural network circuit comprises an electronic synapse array including multiple synapses interconnecting a plurality of digital electronic neurons. Each neuron comprises an integrator that integrates input spikes and generates a signal when the integrated inputs exceed a threshold. The circuit further comprises a control module for reconfiguring the synapse array. The control module comprises a global final state machine that controls timing for operation of the circuit, and a priority encoder that allows spiking neurons to sequentially access the synapse array.
公开/授权文献
信息查询