Invention Grant
US09100167B2 Multilane SERDES clock and data skew alignment for multi-standard support
有权
多晶硅SERDES时钟和数据偏移对齐,适用于多标准支持
- Patent Title: Multilane SERDES clock and data skew alignment for multi-standard support
- Patent Title (中): 多晶硅SERDES时钟和数据偏移对齐,适用于多标准支持
-
Application No.: US13691482Application Date: 2012-11-30
-
Publication No.: US09100167B2Publication Date: 2015-08-04
- Inventor: Adesh Garg , Jun Cao , Namik Kocaman , Kuo-J Huang , Delong Cui , Afshin Momtaz
- Applicant: Broadcom Corporation
- Applicant Address: US CA Irvine
- Assignee: Broadcom Corporation
- Current Assignee: Broadcom Corporation
- Current Assignee Address: US CA Irvine
- Agency: Fiala & Weaver P.L.L.C.
- Main IPC: G06F1/04
- IPC: G06F1/04 ; H04L7/033 ; G06F1/10 ; H04L25/14 ; H04L7/00

Abstract:
A communication system may include a number of communication channels operating in accordance with one or more communication standards. The channels may generate data clocks from one or more master clock signals. The phase of the data clocks may be aligned using phase detectors for determining respective phase relationships and using phase interpolators for adjusting respective clock phases. The communication system may include communication channels that operate at different data clock frequencies. These systems may divide their respective data clocks in order to achieve a common clock frequency for use in their phase alignment. The phase detectors and associated circuitry may be disabled to save power when not in use.
Public/Granted literature
- US20140153680A1 MULTILANE SERDES CLOCK AND DATA SKEW ALIGNMENT FOR MULTI-STANDARD SUPPORT Public/Granted day:2014-06-05
Information query