Invention Grant
- Patent Title: Multi-core data array power gating restoral mechanism
- Patent Title (中): 多核数据阵列电源门控机制
-
Application No.: US14285448Application Date: 2014-05-22
-
Publication No.: US09395802B2Publication Date: 2016-07-19
- Inventor: G. Glenn Henry , Dinesh K. Jain , Stephan Gaskins
- Applicant: VIA TECHNOLOGIES, INC.
- Applicant Address: CN Shanghai
- Assignee: VIA ALLIANCE SEMICONDUCTOR CO., LTD.
- Current Assignee: VIA ALLIANCE SEMICONDUCTOR CO., LTD.
- Current Assignee Address: CN Shanghai
- Agent Richard K. Huffman; James W. Huffman
- Main IPC: G06F1/32
- IPC: G06F1/32 ; G06F12/12 ; G06F12/08 ; G06F11/10 ; G11C7/20 ; G11C17/16 ; G11C17/18 ; G11C29/00 ; G11C29/44

Abstract:
An apparatus includes a fuse array and a stores. The fuse array is programmed with compressed configuration data for a plurality of cores. The stores is coupled to the plurality of cores, and includes a plurality of sub-stores that each correspond to each of the plurality of cores, where one of the plurality of cores accesses the semiconductor fuse array upon power-up/reset to read and decompress the compressed configuration data, and to store a plurality of decompressed configuration data sets for one or more cache memories within the each of the plurality of cores in the plurality of sub-stores. Each of the plurality of cores has sleep logic. The sleep logic is configured to subsequently access a corresponding one of the each of the plurality of sub-stores to retrieve and employ the decompressed configuration data sets to initialize the one or more caches following a power gating event.
Public/Granted literature
- US20150338905A1 MULTI-CORE DATA ARRAY POWER GATING RESTORAL MECHANISM Public/Granted day:2015-11-26
Information query