Invention Grant
US09589976B2 Structure and method to reduce polysilicon loss from flash memory devices during replacement gate (RPG) process in integrated circuits
有权
在集成电路中替换栅极(RPG)过程中减少闪存器件中多晶硅损耗的结构和方法
- Patent Title: Structure and method to reduce polysilicon loss from flash memory devices during replacement gate (RPG) process in integrated circuits
- Patent Title (中): 在集成电路中替换栅极(RPG)过程中减少闪存器件中多晶硅损耗的结构和方法
-
Application No.: US14688201Application Date: 2015-04-16
-
Publication No.: US09589976B2Publication Date: 2017-03-07
- Inventor: Yuan-Tai Tseng , Chang-Ming Wu , Shih-Chang Liu
- Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
- Applicant Address: TW Hsin-Chu
- Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee: Taiwan Semiconductor Manufacturing Co., Ltd.
- Current Assignee Address: TW Hsin-Chu
- Agency: Eschweiler & Associates, LLC
- Main IPC: H01L29/788
- IPC: H01L29/788 ; H01L29/423 ; H01L27/12 ; H01L27/01 ; H01L27/115 ; H01L21/28 ; H01L23/48 ; H01L29/88 ; H01L21/306

Abstract:
The present disclosure relates to an integrated circuit (IC), including, a flash memory device region, including a pair of split-gate flash memory cells arranged over a semiconductor substrate. The pair of split gate flash memory cells respectively have a control gate (CG) including a polysilicon gate and an overlying silicide layer. A periphery circuit including, one or more high-k metal gate (HKMG) transistors are arranged over the semiconductor substrate at a position laterally offset from the flash memory device region. The one or more HKMG transistors have a metal gate electrode with an upper surface that is lower than an upper surface of the silicide layer. A method of manufacturing the IC is also provided.
Public/Granted literature
Information query
IPC分类: