Invention Grant
- Patent Title: Apparatuses and methods for a memory die architecture including an interface memory
-
Application No.: US14942701Application Date: 2015-11-16
-
Publication No.: US09710182B2Publication Date: 2017-07-18
- Inventor: Dean K. Nobunaga , Ali Feiz Zarrin Ghalam , Xiaojiang Guo , Eric N. Lee
- Applicant: MICRON TECHNOLOGY, INC.
- Applicant Address: US ID Boise
- Assignee: Micron Technology, Inc.
- Current Assignee: Micron Technology, Inc.
- Current Assignee Address: US ID Boise
- Agency: Dorsey & Whitney LLP
- Main IPC: G06F12/00
- IPC: G06F12/00 ; G11C11/00 ; G06F3/06 ; G06F12/0893 ; G11C8/12 ; G11C5/06 ; G11C7/10 ; G06F12/0802 ; G06F13/40 ; G06F13/16

Abstract:
Apparatuses and methods for reducing capacitance on a data bus are disclosed herein. In accordance with one or more described embodiments, an apparatus may comprise a plurality of memories coupled to an internal data bus and a command and address bus, each of the memories configured to receive a command on the command and address bus. One of the plurality of memories may be coupled to an external data bus. The one of the plurality of memories may be configured to provide program data to the internal data bus when the command comprises a program command and another of the plurality of memories is a target memory of the program command and may be configured to provide read data to the external data bus when the command comprises a read command and the another of the plurality of memories is a target memory of the read command.
Public/Granted literature
- US20160070504A1 APPARATUSES AND METHODS FOR A MEMORY DIE ARCHITECTURE INCLUDING AN INTERFACE MEMORY Public/Granted day:2016-03-10
Information query