Invention Grant
- Patent Title: Interleaved all-level programming of non-volatile memory
-
Application No.: US14846102Application Date: 2015-09-04
-
Publication No.: US09870169B2Publication Date: 2018-01-16
- Inventor: Anand S. Ramalingam , Dale J. Juenemann , Pranav Kalavade
- Applicant: INTEL CORPORATION
- Applicant Address: US CA Santa Clara
- Assignee: Intel Corporation
- Current Assignee: Intel Corporation
- Current Assignee Address: US CA Santa Clara
- Agency: Finch & Maloney PLLC
- Main IPC: G11C11/56
- IPC: G11C11/56 ; G06F3/06 ; G06F12/0804 ; G06F12/0868

Abstract:
Techniques are disclosed for programming memory devices such as solid-state drives. In an embodiment, a memory controller is configured to execute a programming sequence that interleaves coarse and fine tuning steps for neighboring word lines. In one example, three consecutive word lines are programmed in six steps. At step 1, word line n is coarse programmed to an intermediate voltage level; at step 2, word line n+1 is coarse programmed to an intermediate voltage level; at step 3, word line n is fine programmed to its target voltage level; at step 4, word line n+2 is coarse programmed to an intermediate voltage level; at step 5, word line n+1 is fine programmed to its target voltage level; at step 6, word line n+2 is fine programmed to its target voltage level. No reads are allowed until all cell levels are programmed. Phase change memory may be used as staging buffer.
Public/Granted literature
- US20170068482A1 INTERLEAVED ALL-LEVEL PROGRAMMING OF NON-VOLATILE MEMORY Public/Granted day:2017-03-09
Information query