Invention Grant
- Patent Title: Phase control block for managing multiple clock domains in systems with frequency offsets
-
Application No.: US15369806Application Date: 2016-12-05
-
Publication No.: US09912469B2Publication Date: 2018-03-06
- Inventor: Hae-Chang Lee , Jared L. Zerbe , Carl William Werner
- Applicant: Rambus Inc.
- Applicant Address: US CA Sunnyvale
- Assignee: RAMBUS INC.
- Current Assignee: RAMBUS INC.
- Current Assignee Address: US CA Sunnyvale
- Agency: Morgan, Lewis & Bockius LLP
- Main IPC: H04L7/027
- IPC: H04L7/027 ; H04L7/033 ; H03L7/091 ; H04L7/00 ; H03L7/081

Abstract:
A circuit for performing clock recovery according to a received digital signal 30. The circuit includes at least an edge sampler 105 and a data sampler 145 for sampling the digital signal, and a clock signal supply circuit. The clock signal supply circuit provides edge clock 25 and data clock 20 signals offset in phase from one another to the respective clock inputs of the edge sampler 105 and the data sampler 145. The clock signal supply circuit is operable to selectively vary a phase offset between the edge and data clock signals.
Public/Granted literature
- US20170214515A1 Phase Control Block for Managing Multiple Clock Domains in Systems with Frequency Offsets Public/Granted day:2017-07-27
Information query