Adaptive digital delay line for characterization of clock uncertainties
    1.
    发明授权
    Adaptive digital delay line for characterization of clock uncertainties 有权
    用于表征时钟不确定度的自适应数字延迟线

    公开(公告)号:US09494649B2

    公开(公告)日:2016-11-15

    申请号:US13731583

    申请日:2012-12-31

    Abstract: An integrated circuit (IC) measures uncertainties in a first signal. The IC comprises a programmable delay circuit to introduce a programmable delay to the first signal to generate a first delayed signal. The IC further comprises a digital delay line (DDL) comprising a first delay chain of delay elements having input to receive the first delayed signal. The DDL further comprises a set of storage elements, each storage element having an input coupled to an output of a corresponding delay element of the first delay chain, and an output to provide a corresponding bit of a digital reading. The DDL additionally comprises a decoder to generate a digital signature from the digital reading and a controller to iteratively adjust the programmed delay of the programmable delay circuit to search for a failure in a resulting digital signature.

    Abstract translation: 集成电路(IC)测量第一个信号中的不确定性。 IC包括可编程延迟电路,以将可编程延迟引入第一信号以产生第一延迟信号。 IC还包括数字延迟线(DDL),其包括具有用于接收第一延迟信号的输入的延迟元件的第一延迟链。 DDL还包括一组存储元件,每个存储元件具有耦合到第一延迟链的相应延迟元件的输出的输入和用于提供数字读取的对应位的输出。 DDL还包括一个解码器,用于从数字读取中产生数字签名,控制器迭代地调整可编程延迟电路的编程延迟,以搜索所得到的数字签名中的故障。

    ADAPTIVE DIGITAL DELAY LINE FOR CHARACTERIZATION OF CLOCK UNCERTAINTIES
    2.
    发明申请
    ADAPTIVE DIGITAL DELAY LINE FOR CHARACTERIZATION OF CLOCK UNCERTAINTIES 有权
    自适应数字延迟线表征时钟不确定性

    公开(公告)号:US20140184243A1

    公开(公告)日:2014-07-03

    申请号:US13731583

    申请日:2012-12-31

    Abstract: An integrated circuit (IC) measures uncertainties in a first signal. The IC comprises a programmable delay circuit to introduce a programmable delay to the first signal to generate a first delayed signal. The IC further comprises a digital delay line (DDL) comprising a first delay chain of delay elements having input to receive the first delayed signal. The DDL further comprises a set of storage elements, each storage element having an input coupled to an output of a corresponding delay element of the first delay chain, and an output to provide a corresponding bit of a digital reading. The DDL additionally comprises a decoder to generate a digital signature from the digital reading and a controller to iteratively adjust the programmed delay of the programmable delay circuit to search for a failure in a resulting digital signature.

    Abstract translation: 集成电路(IC)测量第一个信号中的不确定性。 IC包括可编程延迟电路,以将可编程延迟引入第一信号以产生第一延迟信号。 IC还包括数字延迟线(DDL),其包括具有用于接收第一延迟信号的输入的延迟元件的第一延迟链。 DDL还包括一组存储元件,每个存储元件具有耦合到第一延迟链的相应延迟元件的输出的输入和用于提供数字读取的对应位的输出。 DDL还包括一个解码器,用于从数字读取中产生数字签名,控制器迭代地调整可编程延迟电路的编程延迟,以搜索所得到的数字签名中的故障。

Patent Agency Ranking