-
公开(公告)号:US20230388100A1
公开(公告)日:2023-11-30
申请号:US18152492
申请日:2023-01-10
Applicant: Apple Inc.
Inventor: Hairong Yu , Boon-Aik Ang , Yu Chen , Litesh Sajnani , Samed Maltabas , Shaobo Liu , Gregory N. Santos , Richard Y. Su , Meei-Ling Chiang , Pyoungwon Park , Dennis M. Fischette, JR.
CPC classification number: H04L7/0337 , H04L7/0331 , H03L7/093
Abstract: A clock generator circuit may include a multiplex circuit and a phase-locked loop circuit. The multiplex circuit may generate a reference clock signal for the phase-locked loop circuit by selecting one of different clock signals. In response to a switch of the reference clock signal from one clock signal to another, the phase-locked loop circuit may disable phase-locking and enter into a frequency acquisition mode during which the frequency of the phase-locked loop circuit's output clock signal is adjusted based on the frequency of the newly selected reference clock signal. After a period of time has elapsed, the phase-locked loop circuit returns to phase-locking operation.
-
2.
公开(公告)号:US11256283B2
公开(公告)日:2022-02-22
申请号:US16736776
申请日:2020-01-07
Applicant: Apple Inc.
Inventor: Meei-Ling Chiang , Dabin Zhang , Dennis M. Fischette, Jr. , Shaobo Liu , Yu Chen , Samed Maltabas
Abstract: Systems, apparatuses, and methods for implementing a hybrid asynchronous gray counter with a non-gray zone detector are described. A circuit includes an asynchronous gray counter coupled to control logic. The control logic programs the asynchronous gray counter to operate in different modes to perform various functions associated with a high-performance phase-locked loop (PLL). In a first mode, the asynchronous gray counter serves as a frequency detector to count oscillator cycles within a reference clock cycle. In a second mode, the asynchronous gray counter serves as a coarse phase detector to detect a phase error between a feedback clock and a reference clock. In a third mode, the asynchronous gray counter serves as a multi-modulus divider to divide an oscillator clock down to create a feedback clock. Using a single asynchronous gray counter for three separate functions reduces power consumption and area utilization.
-
公开(公告)号:US12160497B2
公开(公告)日:2024-12-03
申请号:US18152492
申请日:2023-01-10
Applicant: Apple Inc.
Inventor: Hairong Yu , Boon-Aik Ang , Yu Chen , Litesh Sajnani , Samed Maltabas , Shaobo Liu , Gregory N. Santos , Richard Y. Su , Meei-Ling Chiang , Pyoungwon Park , Dennis M Fischette, Jr.
Abstract: A clock generator circuit may include a multiplex circuit and a phase-locked loop circuit. The multiplex circuit may generate a reference clock signal for the phase-locked loop circuit by selecting one of different clock signals. In response to a switch of the reference clock signal from one clock signal to another, the phase-locked loop circuit may disable phase-locking and enter into a frequency acquisition mode during which the frequency of the phase-locked loop circuit's output clock signal is adjusted based on the frequency of the newly selected reference clock signal. After a period of time has elapsed, the phase-locked loop circuit returns to phase-locking operation.
-
4.
公开(公告)号:US20210208621A1
公开(公告)日:2021-07-08
申请号:US16736776
申请日:2020-01-07
Applicant: Apple Inc.
Inventor: Meei-Ling Chiang , Dabin Zhang , Dennis M. Fischette, JR. , Shaobo Liu , Yu Chen , Samed Maltabas
IPC: G06F1/04
Abstract: Systems, apparatuses, and methods for implementing a hybrid asynchronous gray counter with a non-gray zone detector are described. A circuit includes an asynchronous gray counter coupled to control logic. The control logic programs the asynchronous gray counter to operate in different modes to perform various functions associated with a high-performance phase-locked loop (PLL). In a first mode, the asynchronous gray counter serves as a frequency detector to count oscillator cycles within a reference clock cycle. In a second mode, the asynchronous gray counter serves as a coarse phase detector to detect a phase error between a feedback clock and a reference clock. In a third mode, the asynchronous gray counter serves as a multi-modulus divider to divide an oscillator clock down to create a feedback clock. Using a single asynchronous gray counter for three separate functions reduces power consumption and area utilization.
-
-
-