-
公开(公告)号:US20180337235A1
公开(公告)日:2018-11-22
申请号:US15776996
申请日:2015-12-24
Applicant: Intel Corporation
Inventor: WILLY RACHMADY , MATTHEW V. METZ , GILBERT DEWEY , CHANDRA S. MOHAPATRA , NADIA M. RAHHAL-ORABI , Jack T. KAVALIEROS , ANAND S. MURTHY , TAHIR GHANI
CPC classification number: H01L29/1083 , H01L29/0653 , H01L29/0847 , H01L29/205 , H01L29/66522 , H01L29/66545 , H01L29/66795 , H01L29/78 , H01L29/785 , H01L29/7851
Abstract: Embodiments of the present disclosure describe a semiconductor multi-gate transistor having a semi-conductor fin extending from a substrate and including a sub-fin region and an active region. The subfin region may include a dielectric material region under the gate to provide improved isolation. The dielectric material region may be formed during a replacement gate process by replacing a portion of a sub-fin region under the gate with the dielectric material region, followed by fabrication of a replacement gate structure. The sub-fin region may be comprised of group III-V semiconductor materials in various combinations and concentrations. The active region may be comprised of a different group III-V semiconductor material. The dielectric material region may be comprised of amorphous silicon. Other embodiments may be described and/or claimed.
-
公开(公告)号:US20170330955A1
公开(公告)日:2017-11-16
申请号:US15525571
申请日:2014-12-22
Applicant: INTEL CORPORATION
Inventor: NADIA M. RAHHAL-ORABI , TAHIR GHANI , WILLY RACHMADY , MATTHEW V. METZ , JACK T. KAVALIEROS , GILBERT DEWEY , ANAND S. MURTHY , CHANDRA S. MOHAPATRA
IPC: H01L29/66 , H01L29/423 , H01L21/28
CPC classification number: H01L29/66545 , H01L21/28114 , H01L29/42376 , H01L29/66795 , H01L29/785
Abstract: Systems and methods of optimizing a gate profile for performance and gate fill are disclosed. A semiconductor device having an optimized gate profile includes a semiconductor substrate and a fin extending above the semiconductor substrate. A pair of source and drain regions are disposed on opposite sides of a channel region. A gate stack is disposed over the channel region, where the gate stack includes a top portion separated from a bottom portion by a tapered portion. The top portion and at least a portion of the tapered portion are disposed above the fm.
-