-
公开(公告)号:US20230290852A1
公开(公告)日:2023-09-14
申请号:US17694170
申请日:2022-03-14
Applicant: Intel Corporation
Inventor: Dan S. LAVRIC , Dax M. CRUM , YenTing CHIU , David J. TOWNER , David N. GOLDSTEIN , Tahir GHANI
IPC: H01L29/423 , H01L29/786 , H01L29/06
CPC classification number: H01L29/42392 , H01L29/78696 , H01L29/0673 , H01L29/785
Abstract: Gate-all-around integrated circuit structures having common metal gates and having gate dielectrics with differentiated dipole layers are described. For example, an integrated circuit structure includes a first vertical arrangement of horizontal nanowires, and a second vertical arrangement of horizontal nanowires. A P-type gate stack is over the first vertical arrangement of horizontal nanowires, the P-type gate stack having a mid-gap to P-type conductive layer over a first gate dielectric including a high-k dielectric layer and a first dipole material layer. An N-type gate stack is over the second vertical arrangement of horizontal nanowires, the N-type gate stack having the mid-gap to P-type conductive layer over a second gate dielectric including the high-k dielectric layer and a second dipole material layer, the second dipole layer different than the first dipole material layer.
-
2.
公开(公告)号:US20240332394A1
公开(公告)日:2024-10-03
申请号:US18129651
申请日:2023-03-31
Applicant: Intel Corporation
Inventor: David N. GOLDSTEIN , David J. TOWNER , Dax M. CRUM , Omair SAADAT , Dan S. LAVRIC , Orb ACTON , Tongtawee WACHARASINDHU , Anand S. MURTHY , Tahir GHANI
IPC: H01L29/49 , H01L27/092 , H01L29/06 , H01L29/40 , H01L29/423 , H01L29/66 , H01L29/775
CPC classification number: H01L29/4908 , H01L27/092 , H01L29/0673 , H01L29/401 , H01L29/42392 , H01L29/66439 , H01L29/775
Abstract: Gate-all-around integrated circuit structures having a multi-layer molybdenum metal gate stack are described. For example, an integrated circuit structure includes a first vertical arrangement of horizontal nanowires, and a second vertical arrangement of horizontal nanowires. A PMOS gate stack is over the first vertical arrangement of horizontal nanowires, the PMOS gate stack having a multi-layer molybdenum structure on a first gate dielectric. An NMOS gate stack is over the second vertical arrangement of horizontal nanowires, the NMOS gate stack having the multi-layer molybdenum structure or an N-type conductive layer on a second gate dielectric.
-