-
1.
公开(公告)号:US20200065006A1
公开(公告)日:2020-02-27
申请号:US16113120
申请日:2018-08-27
Applicant: QUALCOMM Incorporated
Inventor: Luke YEN , Niket CHOUDHARY , Pritha GHOSHAL , Thomas Philip SPEIER , Brian Michael STEMPEL , William James MCAVOY , Patrick EIBL
IPC: G06F3/06 , G06F12/0815
Abstract: A method, apparatus, and system for prefetching exclusive cache coherence state for store instructions is disclosed. An apparatus may comprise a cache and a gather buffer coupled to the cache. The gather buffer may be configured to store a plurality of cache lines, each cache line of the plurality of cache lines associated with a store instruction. The gather buffer may be further configured to determine whether a first cache line associated with a first store instruction should be allocated in the cache. If the first cache line associated with the first store instruction is to be allocated in the cache, the gather buffer is configured to issue a pre-write request to acquire exclusive cache coherency state to the first cache line associated with the first store instruction.
-
2.
公开(公告)号:US20200065260A1
公开(公告)日:2020-02-27
申请号:US16113141
申请日:2018-08-27
Applicant: QUALCOMM Incorporated
Inventor: Pritha GHOSHAL , Niket CHOUDHARY , Ravi RAJAGOPALAN , Patrick EIBL , Brian STEMPEL , David Scott Ray , Thomas Philip SPEIER
IPC: G06F12/1027
Abstract: A method, apparatus, and system for reducing pipeline stalls due to address translation misses is presented. An apparatus comprises a memory access instruction pipeline, a translation lookaside buffer coupled to the memory access instruction pipeline, and a TLB miss queue coupled to both the TLB and the memory access instruction pipeline. The TLB miss queue is configured to selectively store a first memory access instruction that has been removed from the memory access instruction pipeline as a result of the first memory access instruction missing in the TLB along with information associated with the first memory access instruction. The TLB miss queue is further configured to reintroduce the first memory access instruction to the memory access instruction pipeline associated with a return of an address translation related to the first memory access instruction.
-
公开(公告)号:US20200004550A1
公开(公告)日:2020-01-02
申请号:US16024725
申请日:2018-06-29
Applicant: QUALCOMM Incorporated
Inventor: Harsh THAKKER , Thomas Philip SPEIER , Rodney Wayne SMITH , Kevin JAGET , James Norris DIEFFENDERFER , Michael MORROW , Pritha GHOSHAL , Yusuf Cagatay TEKMEN , Brian STEMPEL , Sang Hoon LEE , Manish GARG
Abstract: Various aspects disclosed herein relate to combining instructions to load data from or store data in memory while processing instructions in a computer processor. More particularly, at least one pattern of multiple memory access instructions that reference a common base register and do not fully utilize an available bus width may be identified in a processor pipeline. In response to determining that the multiple memory access instructions target adjacent memory or non-contiguous memory that can fit on a single cache line, the multiple memory access instructions may be replaced within the processor pipeline with one equivalent memory access instruction that utilizes more of the available bus width than either of the replaced memory access instructions.
-
-