-
公开(公告)号:US11139197B2
公开(公告)日:2021-10-05
申请号:US16910493
申请日:2020-06-24
Applicant: Samsung Electronics Co., Ltd.
Inventor: Kyungyeon Ha , Yong-Ho Yoo
IPC: H01L21/8234 , H01L21/74 , H01L27/108 , H01L21/762 , H01L21/311 , H01L21/84
Abstract: A method of fabricating a semiconductor device includes forming a device isolation layer in a substrate to define a plurality of active regions extending in a first direction; forming a trench in an upper portion of the substrate that crosses the active regions in a second direction that intersects the first direction; forming a sacrificial layer that fills the trench; forming support patterns on the sacrificial layer, wherein the support patterns fill recessed regions provided at a top surface of the sacrificial layer; and removing the sacrificial layer. The support patterns are spaced apart from each other with the active regions interposed therebetween.
-
公开(公告)号:US09276058B2
公开(公告)日:2016-03-01
申请号:US14732260
申请日:2015-06-05
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Sung-Ho Lee , Jin Choi , Yong-Ho Yoo , Jong-Hyuk Kang , Hyun-Joo Cha , Hee-Dong Park , Tae-Jung Park
IPC: H01L27/108 , H01L49/02
CPC classification number: H01L28/91 , H01L27/10817 , H01L27/10852 , H01L28/60
Abstract: A semiconductor device includes a plurality of lower electrodes on a substrate, with each of the lower electrodes extending in a height direction from the substrate and including sidewalls, the lower electrodes being spaced apart from each other in a first direction and in a second direction, a plurality of first supporting layer patterns contacting the sidewalls of the lower electrodes, the first supporting layer patterns extending in the first direction between ones of the lower electrodes adjacent in the second direction, a plurality of second supporting layer patterns contacting the sidewalls of the lower electrodes, the second supporting layer pattern extending in the second direction between ones of the lower electrodes adjacent in the first direction, the plurality of second supporting layer patterns being spaced apart from the plurality of first supporting layer patterns in the height direction.
Abstract translation: 半导体器件包括在基片上的多个下电极,其中每个下电极从衬底沿高度方向延伸并且包括侧壁,下电极在第一方向和第二方向彼此间隔开, 与下电极的侧壁接触的多个第一支撑层图案,第一支撑层图案沿着第一方向在第二方向上相邻的下电极之间延伸;多个第二支撑层图案,其与下部电极的侧壁接触; 电极,所述第二支撑层图案沿着所述第二方向在与所述第一方向相邻的所述下电极中的所述第二方向延伸,所述多个第二支撑层图案在所述高度方向上与所述多个第一支撑层图案间隔开。
-
公开(公告)号:US09660024B2
公开(公告)日:2017-05-23
申请号:US14973649
申请日:2015-12-17
Applicant: Samsung Electronics Co., Ltd.
Inventor: Yong-Ho Yoo , Tae-jung Park
IPC: G11C11/404 , H01L29/06 , G11C11/4091 , H01L27/108 , H01L49/02 , G11C11/405 , G11C11/56
CPC classification number: H01L29/0649 , G11C11/405 , G11C11/4091 , G11C11/565 , H01L27/108 , H01L27/10844 , H01L28/90
Abstract: A semiconductor device includes a first memory cell including a first transistor and a first capacitor, the first transistor comprising a first gate electrode, a first source, and a first drain; a second memory cell including a second transistor and the first capacitor, the second transistor comprising a second gate electrode, a second source, and a second drain; a first word line coupled to the first gate electrode; and a second word line coupled to the second gate electrode. The first capacitor is electrically connected between the first and second transistors.
-
-