-
公开(公告)号:US10593612B2
公开(公告)日:2020-03-17
申请号:US15925420
申请日:2018-03-19
Applicant: STMICROELECTRONICS S.R.L.
Inventor: Cristina Somma , Fulvio Vittorio Fontana
IPC: H01L23/495
Abstract: One or more embodiments are directed to quad flat no-lead (QFN) semiconductor packages, devices, and methods in which one or more electrical components are positioned between a die pad of a QFN leadframe and a semiconductor die. In one embodiment, a device includes a die pad, a lead that is spaced apart from the die pad, and at least one electrical component that has a first contact on the die pad and a second contact on the lead. A semiconductor die is positioned on the at least one electrical component and is spaced apart from the die pad by the at least one electrical component. The device further includes at least one conductive wire, or wire bond, that electrically couples the at least one lead to the semiconductor die.
-
公开(公告)号:US11842948B2
公开(公告)日:2023-12-12
申请号:US17244378
申请日:2021-04-29
Applicant: STMICROELECTRONICS S.R.L.
Inventor: Cristina Somma , Fulvio Vittorio Fontana
IPC: H01L23/495
CPC classification number: H01L23/49503 , H01L23/49517 , H01L23/49575
Abstract: One or more embodiments are directed to quad flat no-lead (QFN) semiconductor packages, devices, and methods in which one or more electrical components are positioned between a die pad of a QFN leadframe and a semiconductor die. In one embodiment, a device includes a die pad, a lead that is spaced apart from the die pad, and at least one electrical component that has a first contact on the die pad and a second contact on the lead. A semiconductor die is positioned on the at least one electrical component and is spaced apart from the die pad by the at least one electrical component. The device further includes at least one conductive wire, or wire bond, that electrically couples the at least one lead to the semiconductor die.
-
公开(公告)号:US11990442B2
公开(公告)日:2024-05-21
申请号:US17537112
申请日:2021-11-29
Applicant: STMicroelectronics S.r.l.
Inventor: Cristina Somma , Aurora Sanna , Damian Halicki
IPC: H01L23/00 , H01L23/498
CPC classification number: H01L24/16 , H01L23/49838 , H01L24/17 , H01L2224/16225 , H01L2224/1713 , H01L2924/30101
Abstract: A semiconductor die is mounted at a die area of a ball grid array package that includes an array of electrically-conductive ball. A power channel conveys a power supply current to the semiconductor die. The power channel is formed by an electrically-conductive connection plane layers extending in a longitudinal direction between a distal end at a periphery of the package and a proximal end at the die area. A distribution of said electrically-conductive balls is made along the longitudinal direction. The electrically-conductive connection plane layer includes subsequent portions in the longitudinal direction between adjacent electrically-conductive balls of the distribution. Respective electrical resistance values of the subsequent portions monotonously decrease from the distal end to the proximal end. A uniform distribution of power supply current over the length of the power channel is thus facilitated.
-
公开(公告)号:US11810839B2
公开(公告)日:2023-11-07
申请号:US17674697
申请日:2022-02-17
Applicant: STMICROELECTRONICS S.r.l.
Inventor: Cristina Somma
IPC: H01L23/495 , H01L23/498
CPC classification number: H01L23/49503 , H01L23/4952 , H01L23/49575 , H01L23/49816
Abstract: One or more embodiments are directed to semiconductor packages and methods in which one or more electrical components are positioned between a semiconductor die and a surface of a substrate. In one embodiment, a semiconductor package includes a substrate having a first surface. One or more electrical components are electrically coupled to electrical contacts on the first surface of the substrate. A semiconductor die is positioned on the one or more electrical components, and the semiconductor die has an active surface that faces away from the substrate. An adhesive layer is on the first surface of the substrate and on the one or more electrical components, and the semiconductor die is spaced apart from the one or more electrical components by the adhesive layer. Wire bonds are provided that electrically couples the active surface of the semiconductor die to the substrate.
-
5.
公开(公告)号:US11705388B2
公开(公告)日:2023-07-18
申请号:US17108694
申请日:2020-12-01
Applicant: STMicroelectronics S.r.l.
Inventor: Cristina Somma , Giovanni Graziosi
IPC: H01L23/498 , H01L23/13 , H01L23/14 , H01L27/02 , H01L23/538 , H01L23/50
CPC classification number: H01L23/49816 , H01L23/13 , H01L23/14 , H01L23/50 , H01L23/5386 , H01L27/0207 , H01L2924/15321
Abstract: A first device includes a rectangular substrate having a first width and a first length and a first pattern of electrical interface nodes at first, second and third sides with a first set of electrical interface nodes at the fourth side. A second device includes a second rectangular substrate having a second width equal to the first width, a second length and a median line extending in the direction of the second width. A second pattern of electrical interface nodes for the second device includes two unmorphed replicas of the first pattern arranged mutually rotated 180° on opposite sides of the median line as well as two second sets of electrical interface nodes formed by two smaller morphed replicas of the first set of electrical interface nodes arranged mutually rotated 180° on opposite sides of said median line.
-
公开(公告)号:US11276628B2
公开(公告)日:2022-03-15
申请号:US16824429
申请日:2020-03-19
Applicant: STMICROELECTRONICS S.R.L.
Inventor: Cristina Somma
IPC: H01L23/495 , H01L23/498
Abstract: One or more embodiments are directed to semiconductor packages and methods in which one or more electrical components are positioned between a semiconductor die and a surface of a substrate. In one embodiment, a semiconductor package includes a substrate having a first surface. One or more electrical components are electrically coupled to electrical contacts on the first surface of the substrate. A semiconductor die is positioned on the one or more electrical components, and the semiconductor die has an active surface that faces away from the substrate. An adhesive layer is on the first surface of the substrate and on the one or more electrical components, and the semiconductor die is spaced apart from the one or more electrical components by the adhesive layer. Wire bonds are provided that electrically couples the active surface of the semiconductor die to the substrate.
-
公开(公告)号:US11004775B2
公开(公告)日:2021-05-11
申请号:US16782797
申请日:2020-02-05
Applicant: STMICROELECTRONICS S.R.L.
Inventor: Cristina Somma , Fulvio Vittorio Fontana
IPC: H01L23/495
Abstract: One or more embodiments are directed to quad flat no-lead (QFN) semiconductor packages, devices, and methods in which one or more electrical components are positioned between a die pad of a QFN leadframe and a semiconductor die. In one embodiment, a device includes a die pad, a lead that is spaced apart from the die pad, and at least one electrical component that has a first contact on the die pad and a second contact on the lead. A semiconductor die is positioned on the at least one electrical component and is spaced apart from the die pad by the at least one electrical component. The device further includes at least one conductive wire, or wire bond, that electrically couples the at least one lead to the semiconductor die.
-
-
-
-
-
-