-
公开(公告)号:US20200321969A1
公开(公告)日:2020-10-08
申请号:US16908786
申请日:2020-06-23
发明人: Jayawardan JANARDHANAN , Christopher Andrew SCHELL , Arvind SRIDHAR , Sinjeet Dhanvantray PAREKH
摘要: A phase-locked loop (PLL) including a multiplexer with multiple inputs, each input coupled to receive a different reference clock. A time-to-digital converter (TDC) generates a TDC output value based on a phase difference between a reference clock from the multiplexer and a feedback clock. An averager circuit coupled to an output of the TDC. An adder circuit is coupled to outputs of the TDC and the averager circuit. A loop filter is coupled to an output of the adder circuit.
-
公开(公告)号:US20190288695A1
公开(公告)日:2019-09-19
申请号:US16233972
申请日:2018-12-27
摘要: A phase-locked loop (PLL) system includes a first PLL coupled to receive a first reference clock. The PLL system also includes a second PLL coupled to receive a second reference clock. The output of the second PLL is coupled to the first PLL, and the second PLL is configured to control the first PLL. The PLL system further includes a third PLL coupled to receive an input reference clock. The output of the third PLL is coupled to the second PLL. The third PLL is configured to control the second PLL.
-
公开(公告)号:US20190288699A1
公开(公告)日:2019-09-19
申请号:US16227777
申请日:2018-12-20
发明人: Sinjeet Dhanvantray PAREKH , Jayawardan JANARDHANAN , Christopher Andrew SCHELL , Arvind SRIDHAR
摘要: A phase-locked loop (PLL) includes a time-to-digital converter (TDC) to receive a reference clock. The PLL also includes a digital loop filter coupled to the TDC. The digital loop filter repeatedly generates frequency control words. An analog phase-locked loop (APLL) includes a programmable frequency divider. A non-volatile memory device stores a value from the digital loop filter. The PLL includes a free-run control circuit. Upon a power-on reset process, the free-run circuit retrieves the value from the non-volatile memory to adjust a divide ratio of the programmable frequency divider based on the retrieved value. Upon a reference clock provided to the TDC, the free-run control circuit continues to adjust the divide ratio of the programmable frequency divider based on both the retrieved value from the non-volatile memory and a current frequency control word from the digital loop filter.
-
公开(公告)号:US20190280695A1
公开(公告)日:2019-09-12
申请号:US16232893
申请日:2018-12-26
IPC分类号: H03L7/085
摘要: A selection circuit receives a plurality of reference clocks. The selection circuit is controlled by a control signal to output one of the plurality of reference clocks. A phase-locked loop couples to an output of the selection circuit and uses the selected reference clock for phase locking an output clock. A plurality of reference clock window detector circuits is included. Each reference clock window detector circuit receives a separate reference clock. Each reference clock window detector circuit asserts an error signal responsive to an early reference clock edge error in which the reference clock window detector circuit detects a reference clock edge before expiration of an early time window. Further, each reference clock window detector circuit asserts the error signal responsive to a late reference clock edge error in which the reference clock window detector circuit detects a reference clock edge after expiration of a late time window.
-
公开(公告)号:US20200021301A1
公开(公告)日:2020-01-16
申请号:US16582341
申请日:2019-09-25
发明人: Jayawardan JANARDHANAN , Christopher Andrew SCHELL , Arvind SRIDHAR , Sinjeet Dhanvantray PAREKH
摘要: A phase-locked loop (PLL) including a multiplexer with multiple inputs, each input coupled to receive a different reference clock. A time-to-digital converter (TDC) generates a TDC output value based on a phase difference between a reference clock from the multiplexer and a feedback clock. An averager circuit coupled to an output of the TDC. An adder circuit is coupled to outputs of the TDC and the averager circuit. A loop filter is coupled to an output of the adder circuit.
-
公开(公告)号:US20190280699A1
公开(公告)日:2019-09-12
申请号:US16233283
申请日:2018-12-27
发明人: Jayawardan JANARDHANAN , Christopher Andrew SCHELL , Arvind SRIDHAR , Sinjeet Dhanvantray PAREKH
摘要: A phase-locked loop (PLL) including a multiplexer with multiple inputs, each input coupled to receive a different reference clock. A time-to-digital converter (TDC) generates a TDC output value based on a phase difference between a reference clock from the multiplexer and a feedback clock. An averager circuit coupled to an output of the TDC. An adder circuit is coupled to outputs of the TDC and the averager circuit. A loop filter is coupled to an output of the adder circuit.
-
-
-
-
-