-
公开(公告)号:US20230135098A1
公开(公告)日:2023-05-04
申请号:US17541280
申请日:2021-12-03
Applicant: United Microelectronics Corp.
Inventor: Yi Yu Lin , Po Kai Hsu , Chun-Hao Wang , Yu-Ru Yang , Ju Chun Fan , Chung Yi Chiu
Abstract: Provided are a resistive random access memory and a manufacturing method thereof. The resistive random access memory includes a substrate having a pillar protruding from a surface of the substrate, a gate surrounding a part of a side surface of the pillar, a gate dielectric layer, a first electrode, a second electrode, a variable resistance layer, a first doped region and a second doped region. The gate dielectric layer is disposed between the gate and the pillar. The first electrode is disposed on a top surface of the pillar. The second electrode is disposed on the first electrode. The variable resistance layer is disposed between the first electrode and the second electrode. The first doped region is disposed in the pillar below the gate and in a part of the substrate below the pillar. The second doped region is disposed in the pillar between the gate and the first electrode.
-
公开(公告)号:US11818966B2
公开(公告)日:2023-11-14
申请号:US17541280
申请日:2021-12-03
Applicant: United Microelectronics Corp.
Inventor: Yi Yu Lin , Po Kai Hsu , Chun-Hao Wang , Yu-Ru Yang , Ju Chun Fan , Chung Yi Chiu
CPC classification number: H10N70/043 , H10B63/30 , H10N70/061 , H10N70/841 , H10N70/861
Abstract: Provided are a resistive random access memory and a manufacturing method thereof. The resistive random access memory includes a substrate having a pillar protruding from a surface of the substrate, a gate surrounding a part of a side surface of the pillar, a gate dielectric layer, a first electrode, a second electrode, a variable resistance layer, a first doped region and a second doped region. The gate dielectric layer is disposed between the gate and the pillar. The first electrode is disposed on a top surface of the pillar. The second electrode is disposed on the first electrode. The variable resistance layer is disposed between the first electrode and the second electrode. The first doped region is disposed in the pillar below the gate and in a part of the substrate below the pillar. The second doped region is disposed in the pillar between the gate and the first electrode.
-
公开(公告)号:US20230232638A1
公开(公告)日:2023-07-20
申请号:US17673760
申请日:2022-02-16
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hui-Lin Wang , Ju-Chun Fan , Ching-Hua Hsu , Chun-Hao Wang , Yi-Yu Lin , Dong-Ming Wu , Po-Kai Hsu
IPC: H01L27/22 , H01L43/02 , H01L43/08 , G11C5/02 , H01L23/522 , H01L23/528
CPC classification number: H01L27/226 , H01L43/02 , H01L43/08 , G11C5/02 , H01L23/5226 , H01L23/5283
Abstract: Abstract of Disclosure A memory array includes at least one strap region, at least two sub-arrays, a plurality of staggered, dummy magnetic storage elements, and a plurality of bit line structures. The strap region includes a plurality of source line straps and a plurality of word line straps. The two sub-arrays include a plurality of staggered, active magnetic storage elements. The two sub -arrays are separated by the strap region. The staggered, dummy magnetic storage elements are disposed within the strap region. The bit line structures are disposed in the two sub-arrays, and each of the bit line structures is disposed above and directly connected with at least one of the staggered, active magnetic storage elements.
-
-