PERFORMANCE EVALUATOR FOR A HETEROGENOUS HARDWARE PLATFORM

    公开(公告)号:US20240419626A1

    公开(公告)日:2024-12-19

    申请号:US18336777

    申请日:2023-06-16

    Applicant: Xilinx, Inc.

    Abstract: Performance evaluation of a heterogeneous hardware platform includes implementing a traffic generator design in an integrated circuit. The traffic generator design includes traffic generator kernels including a traffic generator kernel implemented in a data processing array of the integrated circuit and a traffic generator kernel implemented in a programmable logic of the integrated circuit. The traffic generator design is executed in the integrated circuit. The traffic generator kernels implement data access patterns by, at least in part, generating dummy data. Performance data is generated from executing the traffic generator design in the integrated circuit. The performance data is output from the integrated circuit.

    DATA PROCESSING ARRAY EVENT TRACE AND PROFILING USING PROCESSOR SYSTEM EXECUTED KERNELS

    公开(公告)号:US20240378062A1

    公开(公告)日:2024-11-14

    申请号:US18316609

    申请日:2023-05-12

    Applicant: Xilinx, Inc.

    Abstract: Within an integrated circuit including a processor system and a data processing array, one or more kernels in the processor system are executed in response to a scheduling request from a host data processing system. The one or more kernels receive configuration data for implementing trace or profiling of a user design executable by a plurality of active tiles of the data processing array. Using the one or more kernels, selected tiles of the plurality of active tiles of the data processing array are configured with the configuration data to perform the trace or the profiling. Trace data or profiling data is generated through execution of the user design by the data processing array. The one or more kernels provide the trace data or the profiling data to the host data processing system.

    HIGH PERFORMANCE TRACE OFFLOAD CIRCUIT ARCHITECTURE

    公开(公告)号:US20250004919A1

    公开(公告)日:2025-01-02

    申请号:US18342615

    申请日:2023-06-27

    Applicant: Xilinx, Inc.

    Abstract: An integrated circuit includes a compute circuit and a trace data mover circuit coupled to the compute circuit. The trace data mover circuit is configured to convey trace data generated by the compute circuit to a destination circuit. The trace data mover circuit includes a controller circuit configured to receive a stream of trace data from the compute circuit and generate instructions for writing the trace data. The trace data mover circuit includes a writer circuit configured to write the trace data to the destination circuit responsive to the instructions generated by the controller circuit.

    HARDWARE EVENT TRACE WINDOWING FOR A DATA PROCESSING ARRAY

    公开(公告)号:US20240378358A1

    公开(公告)日:2024-11-14

    申请号:US18313945

    申请日:2023-05-08

    Applicant: Xilinx, Inc.

    Abstract: Hardware event trace windowing for a data processing array includes executing a user design using a plurality of active tiles of a data processing array disposed in an integrated circuit. A trace start condition is detected subsequent to a start of execution of the user design. In response to the trace start condition, trace data is generated using one or more of the plurality of active tiles of the data processing array. A trace stop condition is detected during execution of the user design. In response to the trace stop condition, the generating the trace data by the one or more of the plurality of active tiles is discontinued.

    Customizable debug and profile monitoring of reconfigurable systems

    公开(公告)号:US10713404B1

    公开(公告)日:2020-07-14

    申请号:US16218133

    申请日:2018-12-12

    Applicant: Xilinx, Inc.

    Abstract: Embodiments herein describe reconfigurable integrated circuits (ICs) which include programmable logic that can be configured to perform a user task. In one embodiment, the programmable logic is configured as an accelerator. The user may want to gather debug data or profiling data when executing the accelerator. Rather than using debug/profile circuitry disposed in a static region of the IC, the user can provide preferences to a linker which then dynamically configures debug/profile circuitry in a dynamic region of the IC. That is, based on user preferences, the linker can generate customized debug/profile circuitry for monitoring the performance of the accelerator. In one embodiment, the debug/profile circuitry is implemented in the dynamic region of the IC and is tailored to user preferences rather than relying on static, or fixed, debug/profile circuitry. Moreover, the user can retrieve the debug/profiling data on demand using a call back and a device driver.

Patent Agency Ranking