-
公开(公告)号:US10290710B2
公开(公告)日:2019-05-14
申请号:US15696167
申请日:2017-09-05
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Kuo-Chih Lai , Ming-Chang Lu , Wei Chen , Hui-Lin Wang , Yi-Ting Liao , Chin-Fu Lin
IPC: H01L29/10 , H01L21/385 , H01L29/24 , H01L29/51 , H01L29/66 , H01L29/786
Abstract: A semiconductor device and a method of forming the same, the semiconductor device includes a substrate, a first gradient layer, two source/drain structures, a second gradient layer, and a gate. The first gradient layer is disposed on the substrate. The two source/drain structures are separately disposed on the first gradient layer. The second gradient layer is disposed on the two source/drain structures and the first gradient layer, and a second portion of the second gradient layer directly contacts a first portion of the first gradient layer. The gate is disposed on the second gradient layer, between the two source/drain structures.
-
公开(公告)号:US20190074357A1
公开(公告)日:2019-03-07
申请号:US15696167
申请日:2017-09-05
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Kuo-Chih Lai , Ming-Chang Lu , Wei Chen , Hui-Lin Wang , Yi-Ting Liao , Chin-Fu Lin
IPC: H01L29/10 , H01L29/24 , H01L29/51 , H01L21/385 , H01L29/66
Abstract: A semiconductor device and a method of forming the same, the semiconductor device includes a substrate, a first gradient layer, two source/drain structures, a second gradient layer, and a gate. The first gradient layer is disposed on the substrate. The two source/drain structures are separately disposed on the first gradient layer. The second gradient layer is disposed on the two source/drain structures and the first gradient layer, and a second portion of the second gradient layer directly contacts a first portion of the first gradient layer. The gate is disposed on the second gradient layer, between the two source/drain structures.
-
公开(公告)号:US20250035718A1
公开(公告)日:2025-01-30
申请号:US18915389
申请日:2024-10-15
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hui-Lin Wang , Chen -Yi Weng , Che-Wei Chang , Si-Han Tsai , Ching-Hua Hsu , Jing-Yin Jhang , Yu-Ping Wang
Abstract: A semiconductor device includes a magnetic tunneling junction (MTJ) on a substrate, in which the MTJ includes a pinned layer on the substrate, a reference layer on the pinned layer, a barrier layer on the reference layer, and a free layer on the barrier layer. Preferably, the free layer and the barrier layer have same width and the barrier layer and the reference layer have different widths.
-
公开(公告)号:US20240334836A1
公开(公告)日:2024-10-03
申请号:US18142036
申请日:2023-05-02
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hui-Lin Wang , Ching-Hua Hsu , Che-Wei Chang , Chen-Yi Weng
CPC classification number: H10N50/01 , G11C11/161 , H10B61/00 , H10N50/10 , H10N50/80
Abstract: A method for fabricating a semiconductor device includes the steps of providing a substrate comprising a magnetic random access memory (MRAM) region and a logic region, forming a first magnetic tunneling junction (MTJ) on the MRAM region, forming a first inter-metal dielectric (IMD) layer around the first MTJ, and then forming a first metal interconnection extending from the MRAM region to the logic region on the first MTJ. Preferably, the first metal interconnection on the MRAM region and the first metal interconnection on the logic region have different heights.
-
公开(公告)号:US12102014B2
公开(公告)日:2024-09-24
申请号:US18376437
申请日:2023-10-03
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hui-Lin Wang , Chia-Chang Hsu , Chen-Yi Weng , Chin-Yang Hsieh , Jing-Yin Jhang
CPC classification number: H10N50/80 , G11C11/161 , H01F10/3254 , H01F41/34 , H10B61/00 , H10N50/01 , H10N50/85
Abstract: A semiconductor device includes a substrate comprising a MTJ region and a logic region, a magnetic tunneling junction (MTJ) on the MTJ region, and a contact plug on the logic region. Preferably, the MTJ includes a bottom electrode layer having a gradient concentration, a free layer on the bottom electrode layer, and a top electrode layer on the free layer.
-
公开(公告)号:US20240315048A1
公开(公告)日:2024-09-19
申请号:US18133539
申请日:2023-04-12
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hui-Lin Wang
IPC: H10B61/00
CPC classification number: H10B61/00
Abstract: A semiconductor memory device includes a substrate, a first interlayer dielectric layer on the substrate, a second interlayer dielectric layer on the first interlayer dielectric layer, a via positioned in the second interlayer dielectric layer in the memory region, and a data storage structure stacked on the via. The second interlayer dielectric layer has a first minimum thickness in the memory region and a second minimum thickness in the logic circuit region, wherein the difference between the first minimum thickness and the second minimum thickness is less than or equal to 150 angstroms.
-
公开(公告)号:US20240306514A1
公开(公告)日:2024-09-12
申请号:US18126486
申请日:2023-03-27
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hui-Lin Wang , Che-Wei Chang , Ching-Hua Hsu , Chen-Yi Weng , Po-Kai Hsu
IPC: H10N50/10 , H01L23/522 , H01L23/528 , H10B61/00 , H10N50/80
CPC classification number: H10N50/10 , H01L23/5226 , H01L23/5283 , H10B61/00 , H10N50/80
Abstract: A magnetic random access memory structure includes a first dielectric layer; a bottom electrode layer disposed on the first dielectric layer; a spin orbit coupling layer disposed on the bottom electrode layer; a magnetic tunneling junction (MTJ) element disposed on the spin orbit coupling layer; a top electrode layer disposed on the MTJ element; a protective layer surrounding the MTJ element and the top electrode layer, and the protective layer masking the spin orbit coupling layer; and a spacer layer surrounding the protective layer.
-
公开(公告)号:US12063792B2
公开(公告)日:2024-08-13
申请号:US18207654
申请日:2023-06-08
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hui-Lin Wang , Po-Kai Hsu , Jing-Yin Jhang , Yu-Ping Wang , Hung-Yueh Chen , Wei Chen
Abstract: A method for fabricating a semiconductor device includes the steps of: forming a magnetic tunneling junction (MTJ) on a substrate; forming a first inter-metal dielectric (IMD) layer around the MTJ; forming a first metal interconnection adjacent to the MTJ; forming a stop layer on the first IMD layer; removing the stop layer to form an opening; and forming a channel layer in the opening to electrically connect the MTJ and the first metal interconnection.
-
公开(公告)号:US12052931B2
公开(公告)日:2024-07-30
申请号:US18079890
申请日:2022-12-13
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hui-Lin Wang
Abstract: A semiconductor device includes a storage element on a substrate. The storage element has a tapered upper end structure. The tapered upper end structure includes a top electrode and a spacer surrounding the top electrode. A gap-fill dielectric layer is disposed around the spacer. A conductive cap layer covers the top electrode and the spacer. An inter-metal dielectric (IMD) layer is disposed on the conductive cap layer. A metal interconnection is disposed in the IMD layer and electrically connected to the top electrode through the conductive cap layer.
-
公开(公告)号:US12029139B2
公开(公告)日:2024-07-02
申请号:US18202275
申请日:2023-05-25
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Hui-Lin Wang , Yu-Ping Wang , Chen-Yi Weng , Chin-Yang Hsieh , Si-Han Tsai , Che-Wei Chang , Jing-Yin Jhang
Abstract: A semiconductor device includes: a substrate comprising a magnetic tunneling junction (MTJ) region and a logic region; a first MTJ on the MTJ region; a first metal interconnection on the logic region; and a cap layer extending from a sidewall of the first MTJ to a sidewall of the first metal interconnection. Preferably, the cap layer on the MTJ region and the cap layer on the logic region comprise different thicknesses.
-
-
-
-
-
-
-
-
-