SEMICONDUCTOR MEMORY DEVICE AND FABRICATION METHOD THEREOF

    公开(公告)号:US20240315048A1

    公开(公告)日:2024-09-19

    申请号:US18133539

    申请日:2023-04-12

    Inventor: Hui-Lin Wang

    CPC classification number: H10B61/00

    Abstract: A semiconductor memory device includes a substrate, a first interlayer dielectric layer on the substrate, a second interlayer dielectric layer on the first interlayer dielectric layer, a via positioned in the second interlayer dielectric layer in the memory region, and a data storage structure stacked on the via. The second interlayer dielectric layer has a first minimum thickness in the memory region and a second minimum thickness in the logic circuit region, wherein the difference between the first minimum thickness and the second minimum thickness is less than or equal to 150 angstroms.

    Semiconductor device
    109.
    发明授权

    公开(公告)号:US12052931B2

    公开(公告)日:2024-07-30

    申请号:US18079890

    申请日:2022-12-13

    Inventor: Hui-Lin Wang

    CPC classification number: H10N50/80 H10B61/00 H10N50/01

    Abstract: A semiconductor device includes a storage element on a substrate. The storage element has a tapered upper end structure. The tapered upper end structure includes a top electrode and a spacer surrounding the top electrode. A gap-fill dielectric layer is disposed around the spacer. A conductive cap layer covers the top electrode and the spacer. An inter-metal dielectric (IMD) layer is disposed on the conductive cap layer. A metal interconnection is disposed in the IMD layer and electrically connected to the top electrode through the conductive cap layer.

Patent Agency Ranking