Deep trench capacitor
    11.
    发明授权
    Deep trench capacitor 有权
    深沟槽电容器

    公开(公告)号:US09379177B2

    公开(公告)日:2016-06-28

    申请号:US14684533

    申请日:2015-04-13

    Abstract: A deep trench capacitor structure including an SOI substrate comprising an SOI layer, a rare earth oxide layer, and a bulk substrate, the rare earth oxide layer is located below the SOI layer and above the bulk substrate, and the rare earth oxide layer insulates the SOI layer from the bulk substrate, and a deep trench capacitor extending from a top surface of the SOI layer, through the rare earth oxide layer, down to a location within the bulk substrate, the rare earth oxide layer contacts the deep trench capacitor at an interface between the rare earth oxide layer and the bulk substrate forming an incline away from the deep trench capacitor.

    Abstract translation: 包括SOI层,稀土氧化物层和体基板的SOI衬底的深沟槽电容器结构,所述稀土氧化物层位于所述SOI层的下方并且位于所述本体衬底的上方,并且所述稀土氧化物层绝缘 SOI层,以及从SOI层的顶表面延伸穿过稀土氧化物层的深沟槽电容器,到达本体衬底内的位置,稀土氧化物层在 稀土氧化物层与本体衬底之间的界面形成远离深沟槽电容器的斜面。

    Method of forming substrate contact for semiconductor on insulator (SOI) substrate
    12.
    发明授权
    Method of forming substrate contact for semiconductor on insulator (SOI) substrate 有权
    半导体绝缘体(SOI)衬底的衬底接触形成方法

    公开(公告)号:US09293520B2

    公开(公告)日:2016-03-22

    申请号:US13845560

    申请日:2013-03-18

    Abstract: A semiconductor structure is provided that includes a material stack including an epitaxially grown semiconductor layer on a base semiconductor layer, a dielectric layer on the epitaxially grown semiconductor layer, and an upper semiconductor layer present on the dielectric layer. A capacitor is present extending from the upper semiconductor layer through the dielectric layer into contact with the epitaxially grown semiconductor layer. The capacitor includes a node dielectric present on the sidewalls of the trench and an upper electrode filling at least a portion of the trench. A substrate contact is present in a contact trench extending from the upper semiconductor layer through the dielectric layer and the epitaxially semiconductor layer to a doped region of the base semiconductor layer. A substrate contact is also provided that contacts the base semiconductor layer through the sidewall of a trench. Methods for forming the above-described structures are also provided.

    Abstract translation: 提供一种半导体结构,其包括在基底半导体层上包含外延生长的半导体层的材料堆叠,外延生长的半导体层上的电介质层和存在于电介质层上的上半导体层。 存在从上半导体层通过电介质层延伸到与外延生长的半导体层接触的电容器。 电容器包括存在于沟槽的侧壁上的节点电介质和填充沟槽的至少一部分的上电极。 在从上半导体层通过电介质层和外延半导体层延伸到基底半导体层的掺杂区域的接触沟槽中存在衬底接触。 还提供了通过沟槽的侧壁接触基底半导体层的衬底接触。 还提供了形成上述结构的方法。

Patent Agency Ranking