-
公开(公告)号:US11907035B2
公开(公告)日:2024-02-20
申请号:US16875898
申请日:2020-05-15
Applicant: Intel Corporation
Inventor: Ang Li , David J. Harriman , Kuan Hua Tan
CPC classification number: G06F1/28 , G06F1/04 , G06F13/4221 , G06F13/4295 , G06F2213/0026
Abstract: An interface of a device is used to couple to another device and includes a set of data pins to support high speed data communication on an interconnect link between the devices based on an interconnect protocol. The interface further includes at least one auxiliary pin to support a particular signal defined by the interconnect protocol. The device is further configurated to generate hint data for use by the other device and send the hint data as a sideband signal to the other device over the auxiliary pin, where the sideband signal is distinct from signals defined for the auxiliary pin by the interconnect protocol.
-
公开(公告)号:US11625084B2
公开(公告)日:2023-04-11
申请号:US16542253
申请日:2019-08-15
Applicant: Intel Corporation
Inventor: Kuan Hau Tan , Anoop Mukker , Ang Li , Wai Ben Lin , Arash Talebi
IPC: G06F1/3215 , G06F3/06 , G06F13/42 , G06F13/16
Abstract: Methods and apparatus for optimizing device power and efficiency based on host-controlled hints prior to low-power entry for PCI Express blocks and components. Data structures containing low-power state capability information mapping one or more fine-grained low-power states for each of at least one of an L0s, L1, L1.1, and L1.2 PCIe-defined low-power state are stored on a PCIe device coupled to a Host via a PCIe link. Messages are exchanged over the PCIe link between the Host and PCIe device to configure, using the low-power state capability information, blocks and/or components on the PCIe device to enter a fine-grained low-power state instead of an associated PCIe-defined low-power state mapped to the fine-grained low-power state when the PCIe device detects a power-change event or receives a command to enter the associated PCIe-defined low-power state. Sequences of power-level changes between multiple fine-grained low-power states may also be implemented.
-
公开(公告)号:US11080223B2
公开(公告)日:2021-08-03
申请号:US16513941
申请日:2019-07-17
Applicant: Intel Corporation
Inventor: Kuan Hua Tan , Eng Hun Ooi , Ang Li
Abstract: A device connected by a link to a host system can include a first port to receive a capability configuration message across a link and a message request receiving logic comprising hardware circuitry to identify a capability of the device identified in the capability configuration message, determine that the capability is to be presented or hidden from operation based on a capability hide enable bit in the capability configuration message, and configure a capability linked list to present or hide the capability based on the determination. The device can also include a message response generator logic comprising hardware circuitry to generate a response message indicating that the capability is to be presented or hidden from operation. The device can include a second port to transmit the response message across the link.
-
公开(公告)号:US11038749B2
公开(公告)日:2021-06-15
申请号:US16231807
申请日:2018-12-24
Applicant: INTEL CORPORATION
Inventor: Ang Li , Eng Hun Ooi , Kuan Hua Tan
Abstract: A handshake communication mechanism between a host and an end-point device permits multiple Base Address Registers (BAR registers) to be configured to size or resize the mapped address spaces associated with each BAR register. In one embodiment, the handshake communication mechanism includes a single address space reconfiguration request which may be transmitted in a single transaction layer packet, to request the configuration of multiple BAR registers of an end-point device. Other features and advantages may be realized, depending upon the particular application.
-
公开(公告)号:US10977197B2
公开(公告)日:2021-04-13
申请号:US16367846
申请日:2019-03-28
Applicant: Intel Corporation
Inventor: Kuan Hua Tan , Ang Li , Eng Hun Ooi
IPC: G06F1/26 , G06F1/32 , G06F13/16 , G06F1/3234 , G06F9/30 , G06F9/50 , G06F1/3206
Abstract: Systems and devices can include a power management controller to determine a low power mode exit timing from a plurality of low power mode exit timing options, and cause the setting of a low power mode control register based on the determined low power mode exit timing. A message generator can generate a power mode request message. The power mode request message indicating the determined low power mode exiting timing. The power mode request message can be transmitted to a host across a multilane link.
-
公开(公告)号:US20200278733A1
公开(公告)日:2020-09-03
申请号:US16875898
申请日:2020-05-15
Applicant: Intel Corporation
Inventor: Ang Li , David J. Harriman , Kuan Hua Tan
Abstract: An interface of a device is used to couple to another device and includes a set of data pins to support high speed data communication on an interconnect link between the devices based on an interconnect protocol. The interface further includes at least one auxiliary pin to support a particular signal defined by the interconnect protocol. The device is further configurated to generate hint data for use by the other device and send the hint data as a sideband signal to the other device over the auxiliary pin, where the sideband signal is distinct from signals defined for the auxiliary pin by the interconnect protocol.
-
-
-
-
-