Capacitive Units and Methods of Forming Capacitive Units

    公开(公告)号:US20220328249A1

    公开(公告)日:2022-10-13

    申请号:US17228411

    申请日:2021-04-12

    Inventor: Yuichi Yokoyama

    Abstract: Some embodiments include a capacitive unit having two or more capacitive tiers. Each of the capacitive tiers has first electrode material arranged in a configuration having laterally-extending first segments and longitudinally-extending second segments. The first and second segments join at intersection-regions. The first electrode material of the first and second segments is configured as tubes. The capacitive tiers are together configured as a stack having a first side. The first electrode material caps the tubes along the first side. Capacitor dielectric material lines the tubes. Second electrode material extends into the lined tubes. Columns of the second electrode material extend vertically through the capacitive tiers and are joined with the second electrode material within the lined tubes. A conductive plate extends vertically along the first side of the stack and is directly against the first electrode material. Some embodiments include methods of forming integrated assemblies.

    SUPPORT PILLARS FOR VERTICAL THREE-DIMENSIONAL (3D) MEMORY

    公开(公告)号:US20220246618A1

    公开(公告)日:2022-08-04

    申请号:US17162525

    申请日:2021-01-29

    Inventor: Yuichi Yokoyama

    Abstract: Systems, methods and apparatus are provided for support pillars in vertical three-dimensional (3D) memory. An example method includes a method for forming arrays of vertically stacked memory cells, having horizontally oriented access devices and horizontally oriented storage nodes. The method includes depositing alternating layers of a dielectric material and a sacrificial material in repeating iterations to form a vertical stack. A plurality of spaced, first vertical openings are formed through the vertical stack adjacent areas where storage nodes will be formed. Support-pillar material is deposited in the plurality of spaced, first vertical openings to form structural support pillars. Second vertical openings are formed through the vertical stack adjacent the structural support pillars to define elongated vertical columns with first sidewalls of the alternating layers. A third vertical opening is formed through the vertical stack extending to expose second sidewalls adjacent areas where horizontal access devices will be formed. The sacrificial material is selectively etched to form first horizontal openings, removing the sacrificial material a first horizontal distance (D1) back from the third vertical opening. A fourth vertical opening is formed through the vertical stack to expose third sidewalls adjacent areas where storage nodes will be formed. The support-pillar material of the formed structural support pillars may serve as an etch stop in selectively etching to form the second horizontal openings.

    Array of capacitors and method used in forming an array of capacitors

    公开(公告)号:US11309314B2

    公开(公告)日:2022-04-19

    申请号:US16935634

    申请日:2020-07-22

    Inventor: Yuichi Yokoyama

    Abstract: A method used in forming an array of capacitors comprises forming an array of vertically-elongated first capacitor electrodes that project vertically relative to an outer surface. An insulative ring is formed circumferentially about individual vertically-projecting portions of the first capacitor electrodes. The insulative rings about immediately-adjacent of the first capacitor electrodes in a first straight-line direction are laterally directly against one another. The insulative rings about immediately-adjacent of the first capacitor electrodes in a second straight-line direction that is angled relative to the first straight-line direction are laterally-spaced from one another. A capacitor insulator is formed over sidewalls of the first capacitor electrodes. At least one second capacitor electrode is formed over the capacitor insulator. Additional methods, including structure independent of method, are disclosed.

    BOTTOM ELECTRODE CONTACT FOR A VERTICAL THREE-DIMENSIONAL MEMORY

    公开(公告)号:US20220077150A1

    公开(公告)日:2022-03-10

    申请号:US17016724

    申请日:2020-09-10

    Abstract: Systems, methods and apparatus are provided for an array of vertically stacked memory cells having a bottom electrode contact for an array of vertically stacked memory cells. The bottom electrode contact is formed in a periphery region. The bottom electrode contact is electrically coupled to a number of bottom electrodes of capacitors that are also formed in the periphery region.

    Capacitive units and methods of forming capacitive units

    公开(公告)号:US11875947B2

    公开(公告)日:2024-01-16

    申请号:US17228411

    申请日:2021-04-12

    Inventor: Yuichi Yokoyama

    CPC classification number: H01G4/30 H01G4/005 H01G4/10 H01L27/101

    Abstract: Some embodiments include a capacitive unit having two or more capacitive tiers. Each of the capacitive tiers has first electrode material arranged in a configuration having laterally-extending first segments and longitudinally-extending second segments. The first and second segments join at intersection-regions. The first electrode material of the first and second segments is configured as tubes. The capacitive tiers are together configured as a stack having a first side. The first electrode material caps the tubes along the first side. Capacitor dielectric material lines the tubes. Second electrode material extends into the lined tubes. Columns of the second electrode material extend vertically through the capacitive tiers and are joined with the second electrode material within the lined tubes. A conductive plate extends vertically along the first side of the stack and is directly against the first electrode material. Some embodiments include methods of forming integrated assemblies.

    Integrated Assemblies and Methods of Forming Integrated Assemblies

    公开(公告)号:US20220320000A1

    公开(公告)日:2022-10-06

    申请号:US17222331

    申请日:2021-04-05

    Inventor: Yuichi Yokoyama

    Abstract: Some embodiments include an integrated assembly having a first connection region with first contact pads. A second connection region is offset from the first connection region along a first direction. Second contact pads are within the second connection region. A memory array region is between the first and second connection regions. First conductive lines extend from the first contact pads of the first connection region and across the memory array region. Second conductive lines extend from the second contact pads of the second connection region and across the memory array region. The first conductive lines, second conductive lines, first contact pads and second contact pads have an identical conductive composition as one another. Some embodiments include methods of forming integrated assemblies.

    Array Of Capacitors And Method Used In Forming An Array Of Capacitors

    公开(公告)号:US20220028862A1

    公开(公告)日:2022-01-27

    申请号:US16935634

    申请日:2020-07-22

    Inventor: Yuichi Yokoyama

    Abstract: A method used in forming an array of capacitors comprises forming an array of vertically-elongated first capacitor electrodes that project vertically relative to an outer surface. An insulative ring is formed circumferentially about individual vertically-projecting portions of the first capacitor electrodes. The insulative rings about immediately-adjacent of the first capacitor electrodes in a first straight-line direction are laterally directly against one another. The insulative rings about immediately-adjacent of the first capacitor electrodes in a second straight-line direction that is angled relative to the first straight-line direction are laterally-spaced from one another. A capacitor insulator is formed over sidewalls of the first capacitor electrodes. At least one second capacitor electrode is formed over the capacitor insulator. Additional methods, including structure independent of method, are disclosed.

    Array of capacitors and method used in forming an array of capacitors

    公开(公告)号:US12279409B2

    公开(公告)日:2025-04-15

    申请号:US17696160

    申请日:2022-03-16

    Inventor: Yuichi Yokoyama

    Abstract: A method used in forming an array of capacitors comprises forming an array of vertically-elongated first capacitor electrodes that project vertically relative to an outer surface. An insulative ring is formed circumferentially about individual vertically-projecting portions of the first capacitor electrodes. The insulative rings about immediately-adjacent of the first capacitor electrodes in a first straight-line direction are laterally directly against one another. The insulative rings about immediately-adjacent of the first capacitor electrodes in a second straight-line direction that is angled relative to the first straight-line direction are laterally-spaced from one another. A capacitor insulator is formed over sidewalls of the first capacitor electrodes. At least one second capacitor electrode is formed over the capacitor insulator. Additional methods, including structure independent of method, are disclosed.

    Integrated memory and integrated assemblies

    公开(公告)号:US10535661B2

    公开(公告)日:2020-01-14

    申请号:US16429486

    申请日:2019-06-03

    Inventor: Yuichi Yokoyama

    Abstract: Some embodiments include an integrated assembly having a capacitor. The capacitor has a storage node configured as an upwardly-opening container shape. The container shape has a first side surface and a second side surface. The first and second side surfaces are along outer edges of the container shape and are in opposing relation to one another. The second side surface has a lower portion vertically overlapped by the first side surface, and has an upper portion which is not vertically overlapped by the first side surface. A middle-level lattice is adjacent to the first side surface and supports the first side surface. A higher-level lattice is adjacent to the second side surface and supports the second side surface. Some embodiments include integrated memory (e.g., DRAM).

Patent Agency Ranking