-
公开(公告)号:US11770129B2
公开(公告)日:2023-09-26
申请号:US17484581
申请日:2021-09-24
Applicant: Qualcomm Incorporated
Inventor: Seyed Arash Mirhaj , Lei Sun , Yuhua Guo , Elias Dagher , Aram Akhavan , Yan Wang , Dinesh Jagannath Alladi
Abstract: An apparatus is disclosed for pipelined analog-to-digital conversion. In an example aspect, the apparatus includes a pipelined analog-to-digital converter (ADC). The pipelined ADC includes a first stage and a second stage. The first stage includes a sampler and a quantizer coupled to the sampler. The first stage also includes a current distribution circuit coupled to the sampler. The second stage includes a sampler coupled to the current distribution circuit and a quantizer coupled to the sampler of the second stage.
-
公开(公告)号:US11348621B2
公开(公告)日:2022-05-31
申请号:US17000163
申请日:2020-08-21
Applicant: QUALCOMM Incorporated
Inventor: Kshitij Yadav , Vijayakumar Dhanasekaran , Yan Wang
Abstract: An apparatus for power supply mode switching includes a first voltage regulator to output a first voltage, a second voltage regulator to output a second voltage, a third voltage regulator to output a third voltage, an electronic load, a first switch between the first voltage regulator and the electronic load, a second switch between the second voltage regulator and the electronic load, and a third switch between the third voltage regulator and the electronic load. And, a method for power supply mode switching includes supplying power to an electronic load with a first voltage; switching to a second voltage; maintaining coupling of the electronic load with the second voltage while a voltage across the electronic load is less than a reference voltage; and switching to a third voltage when the voltage is greater than or equal to the reference voltage and the third voltage is less than the second voltage.
-
13.
公开(公告)号:US10243578B2
公开(公告)日:2019-03-26
申请号:US15440612
申请日:2017-02-23
Applicant: QUALCOMM Incorporated
Inventor: Elias Dagher , Yan Wang , Mohammad Meysam Zargham , Dinesh Jagannath Alladi
Abstract: Certain aspects of the present disclosure provide methods and apparatus for implementing sampling rate scaling of an excess loop delay (ELD)-compensated continuous-time delta-sigma modulator (CTDSM) analog-to-digital converter (ADC). One example ADC generally includes a loop filter; a quantizer having an input coupled to an output of the loop filter; one or more digital-to-analog converters (DACs), each having an input coupled to an output of the quantizer, an output coupled to an input of the loop filter, and a data latch comprising a clock input for the DAC coupled to a clock input for the ADC; and a clock delay circuit having an input coupled to the clock input for the ADC and an output coupled to a clock input for the quantizer.
-
-