SILICON CARBIDE-BASED ELECTRONIC DEVICE AND METHOD OF MANUFACTURING THE SAME

    公开(公告)号:US20200373398A1

    公开(公告)日:2020-11-26

    申请号:US16882293

    申请日:2020-05-22

    Abstract: An electronic device comprising: a semiconductor body of silicon carbide, SiC, having a first and a second face, opposite to one another along a first direction, which presents positive-charge carriers at said first face that form a positive interface charge; a first conduction terminal, which extends at the first face of the semiconductor body; a second conduction terminal, which extends on the second face of the semiconductor body; a channel region in the semiconductor body, configured to house, in use, a flow of electrons between the first conduction terminal and the second conduction terminal; and a trapping layer, of insulating material, which extends in electrical contact with the semiconductor body at said channel region and is designed so as to present electron-trapping states that generate a negative charge such as to balance, at least in part, said positive interface charge.

    SILICON CARBIDE-BASED ELECTRONIC DEVICE AND METHOD OF MANUFACTURING THE SAME

    公开(公告)号:US20250015155A1

    公开(公告)日:2025-01-09

    申请号:US18764893

    申请日:2024-07-05

    Abstract: An electronic device comprising: a semiconductor body of silicon carbide, SiC, having a first and a second face, opposite to one another along a first direction, which presents positive-charge carriers at said first face that form a positive interface charge; a first conduction terminal, which extends at the first face of the semiconductor body; a second conduction terminal, which extends on the second face of the semiconductor body; a channel region in the semiconductor body, configured to house, in use, a flow of electrons between the first conduction terminal and the second conduction terminal; and a trapping layer, of insulating material, which extends in electrical contact with the semiconductor body at said channel region and is designed so as to present electron-trapping states that generate a negative charge such as to balance, at least in part, said positive interface charge.

    NORMALLY-OFF HEMT TRANSISTOR WITH SELECTIVE GENERATION OF 2DEG CHANNEL, AND MANUFACTURING METHOD THEREOF

    公开(公告)号:US20210273087A1

    公开(公告)日:2021-09-02

    申请号:US17322528

    申请日:2021-05-17

    Abstract: A normally-off HEMT transistor includes a heterostructure including a channel layer and a barrier layer on the channel layer; a 2DEG layer in the heterostructure; an insulation layer in contact with a first region of the barrier layer; and a gate electrode through the whole thickness of the insulation layer, terminating in contact with a second region of the barrier layer. The barrier layer and the insulation layer have a mismatch of the lattice constant (“lattice mismatch”), which generates a mechanical stress solely in the first region of the barrier layer, giving rise to a first concentration of electrons in a first portion of the two-dimensional conduction channel which is under the first region of the barrier layer which is greater than a second concentration of electrons in a second portion of the two-dimensional conduction channel which is under the second region of the barrier layer.

Patent Agency Ranking