-
公开(公告)号:US12131995B2
公开(公告)日:2024-10-29
申请号:US18370913
申请日:2023-09-21
Applicant: Samsung Electronics Co., Ltd.
Inventor: Seungyoon Kim , Jeongyong Sung , Sanghun Chun , Jihwan Kim , Sunghee Chung , Jeehoon Han
IPC: H10B43/27 , H01L23/528 , H01L29/423
CPC classification number: H01L23/5283 , H01L29/42356 , H10B43/27
Abstract: A semiconductor device includes a pattern structure; a stack structure including gate layers stacked in a first region on the pattern structure and extending into a second region; a memory vertical structure penetrating the stack structure in the first region; gate contact plugs electrically connected to the gate layers in the second region; and a first peripheral contact plug spaced apart from the gate layers, the gate layers including a first gate layer, the gate contact plugs including a first gate contact plug electrically connected to the first gate layer, side surfaces of the first gate contact plug and the first peripheral contact plug having different numbers of upper bending portions, and the number of upper bending portions of the side surface of the first gate contact plug being greater than the number of upper bending portions of the side surface of the first peripheral contact plug.
-
公开(公告)号:US12114504B2
公开(公告)日:2024-10-08
申请号:US17321747
申请日:2021-05-17
Applicant: SAMSUNG ELECTRONICS CO., LTD.
Inventor: Seungyoon Kim , Jaeryong Sim , Jeehoon Han
IPC: H10B43/50 , H01L21/768 , H01L23/535 , H10B41/27 , H10B41/41 , H10B41/50 , H10B43/27 , H10B43/40
CPC classification number: H10B43/50 , H01L21/76805 , H01L21/76895 , H01L23/535 , H10B41/27 , H10B41/41 , H10B41/50 , H10B43/27 , H10B43/40
Abstract: An integrated circuit device includes a substrate, a peripheral circuit structure disposed on the substrate, the peripheral circuit structure including a peripheral circuit and a lower wiring connected to the peripheral circuit, a conductive plate covering a portion of the peripheral circuit structure, a cell array structure disposed on the peripheral circuit structure with the conductive plate therebetween, the cell array structure including a memory cell array and an insulation layer surrounding the memory cell array, a through hole via passing through the insulation layer in a direction vertical to a top surface of the substrate to be connected to the lower wiring, and an etch guide member disposed in the insulation layer at the same level as the conductive plate to contact a portion of the through hole via.
-
公开(公告)号:US20220139831A1
公开(公告)日:2022-05-05
申请号:US17475128
申请日:2021-09-14
Applicant: Samsung Electronics Co., Ltd.
Inventor: Seungyoon Kim , Jeongyong Sung , Sanghun Chun , Jihwan Kim , Sunghee Chung , Jeehoon Han
IPC: H01L23/528 , H01L27/11582 , H01L29/423
Abstract: A semiconductor device includes a pattern structure; a stack structure including gate layers stacked in a first region on the pattern structure and extending into a second region; a memory vertical structure penetrating the stack structure in the first region; gate contact plugs electrically connected to the gate layers in the second region; and a first peripheral contact plug spaced apart from the gate layers, the gate layers including a first gate layer, the gate contact plugs including a first gate contact plug electrically connected to the first gate layer, side surfaces of the first gate contact plug and the first peripheral contact plug having different numbers of upper bending portions, and the number of upper bending portions of the side surface of the first gate contact plug being greater than the number of upper bending portions of the side surface of the first peripheral contact plug.
-
-