SEMICONDUCTOR DEVICE AND DATA STORAGE SYSTEM INCLUDING THE SAME

    公开(公告)号:US20250014997A1

    公开(公告)日:2025-01-09

    申请号:US18892906

    申请日:2024-09-23

    Abstract: A semiconductor device includes a pattern structure; a stack structure including gate layers stacked in a first region on the pattern structure and extending into a second region; a memory vertical structure penetrating the stack structure in the first region; gate contact plugs electrically connected to the gate layers in the second region; and a first peripheral contact plug spaced apart from the gate layers, the gate layers including a first gate layer, the gate contact plugs including a first gate contact plug electrically connected to the first gate layer, side surfaces of the first gate contact plug and the first peripheral contact plug having different numbers of upper bending portions, and the number of upper bending portions of the side surface of the first gate contact plug being greater than the number of upper bending portions of the side surface of the first peripheral contact plug.

    VERTICAL MEMORY DEVICE
    4.
    发明公开

    公开(公告)号:US20240090219A1

    公开(公告)日:2024-03-14

    申请号:US18231284

    申请日:2023-08-08

    Abstract: A vertical memory device includes: a lower pad pattern disposed on a substrate; a cell stack structure disposed on the lower pad pattern and including first insulation layers and gate patterns, wherein the cell stack structure has a stepped shape; a through cell contact including a first through portion and a first protrusion, wherein the first through portion passes through a portion of the cell stack structure, and wherein the first protrusion protrudes from the first through portion and contacts an uppermost gate pattern of the gate patterns; and a first insulation pattern at least partially surrounding a sidewall, of the first through portion, that is below the first protrusion, wherein the first insulation pattern is longer than the first protrusion in a horizontal direction from the first through portion, and wherein a vertical thickness of the first protrusion is greater than a vertical thickness of the uppermost gate pattern.

    Semiconductor device and data storage system including the same

    公开(公告)号:US11791262B2

    公开(公告)日:2023-10-17

    申请号:US17475128

    申请日:2021-09-14

    CPC classification number: H01L23/5283 H01L29/42356 H10B43/27

    Abstract: A semiconductor device includes a pattern structure; a stack structure including gate layers stacked in a first region on the pattern structure and extending into a second region; a memory vertical structure penetrating the stack structure in the first region; gate contact plugs electrically connected to the gate layers in the second region; and a first peripheral contact plug spaced apart from the gate layers, the gate layers including a first gate layer, the gate contact plugs including a first gate contact plug electrically connected to the first gate layer, side surfaces of the first gate contact plug and the first peripheral contact plug having different numbers of upper bending portions, and the number of upper bending portions of the side surface of the first gate contact plug being greater than the number of upper bending portions of the side surface of the first peripheral contact plug.

    SEMICONDUCTOR DEVICE
    6.
    发明公开

    公开(公告)号:US20240074193A1

    公开(公告)日:2024-02-29

    申请号:US18210729

    申请日:2023-06-16

    CPC classification number: H10B43/27 H10B43/35 H10B43/40

    Abstract: A semiconductor device includes a lower circuit pattern on a substrate, a common source plate (CSP) on the lower circuit pattern, a gate electrode structure including gate electrodes spaced apart from each other on the CSP in a first direction that is substantially perpendicular to an upper surface of the substrate, each of the gate electrodes extending in a second direction that is substantially parallel to the upper surface of the substrate, a first insulation pattern structure on a portion of the CSP that is adjacent to the gate electrode structure in the second direction, and a first division pattern extending on the CSP in a third direction that is substantially parallel to the upper surface of the substrate and that crosses the second direction, the first division pattern extending through a portion of the gate electrode structure that is adjacent to the first insulation pattern structure.

    BUFFING TREATMENT MODULE INCLUDING BUFFING PAD

    公开(公告)号:US20250100101A1

    公开(公告)日:2025-03-27

    申请号:US18732911

    申请日:2024-06-04

    Abstract: A buffing treatment module includes: a buffing table that supports a substrate; a buffing head located on the buffing table and configured to rotate; and a buffing pad attached to a lower part of the buffing head and rotating while in contact with the substrate for performing buffing treatment on the substrate, wherein the buffing pad includes: a base unit; a plurality of protrusion units that protrude from a surface of the base unit and are spaced apart from each other in a circumferential direction of the base unit; and a plurality of trench units positioned adjacent to the plurality of protrusion units, and extending from a center portion of the base unit to an edge portion of the base unit, wherein the plurality of trench units are spaced apart from each other in the circumferential direction of the base unit.

Patent Agency Ranking