-
公开(公告)号:US09870941B2
公开(公告)日:2018-01-16
申请号:US15359218
申请日:2016-11-22
Applicant: Micron Technology, Inc.
Inventor: Chang Wan Ha , Graham R. Wolstenholme , Deepak Thimmegowda
IPC: H01L29/792 , H01L21/768 , H01L27/105 , H01L21/033 , H01L21/3213 , H01L27/11519 , H01L27/11556 , H01L27/11565 , H01L27/11582 , H01L23/535 , H01L27/11548 , H01L27/11575
CPC classification number: H01L21/76816 , H01L21/0337 , H01L21/32139 , H01L21/76822 , H01L21/76865 , H01L23/535 , H01L27/1052 , H01L27/11519 , H01L27/11548 , H01L27/11556 , H01L27/11565 , H01L27/11575 , H01L27/11582 , H01L2924/0002 , H01L2924/00
Abstract: Apparatuses and methods for stair step formation using at least two masks, such as in a memory device, are provided. One example method can include forming a first mask over a conductive material to define a first exposed area, and forming a second mask over a portion of the first exposed area to define a second exposed area, the second exposed area is less than the first exposed area. Conductive material is removed from the second exposed area. An initial first dimension of the second mask is less than a first dimension of the first exposed area and an initial second dimension of the second mask is at least a second dimension of the first exposed area plus a distance equal to a difference between the initial first dimension of the second mask and a final first dimension of the second mask after a stair step structure is formed.
-
22.
公开(公告)号:US20170263556A1
公开(公告)日:2017-09-14
申请号:US15068329
申请日:2016-03-11
Applicant: Micron Technology, Inc.
Inventor: Paolo Tessariol , Graham R. Wolstenholme , Aaron Yip
IPC: H01L23/528 , H01L21/768 , H01L23/522
CPC classification number: H01L23/5283 , H01L21/76816 , H01L21/76877 , H01L23/5226 , H01L27/11517 , H01L27/11524 , H01L27/11548 , H01L27/1157 , H01L27/11575
Abstract: Conductive structures include stair step structures positioned along a length of the conductive structure and at least one landing comprising at least one via extending through the conductive structure. The at least one landing is positioned between a first stair step structure of the stair step structures and a second stair step structure of the stair step structures. Devices may include such conductive structures. Systems may include a semiconductor device and stair step structures separated by at least one landing having at least one via formed in the at least one landing. Methods of forming conductive structures include forming at least one via through a landing positioned between stair step structures.
-
公开(公告)号:US20170076977A1
公开(公告)日:2017-03-16
申请号:US15359218
申请日:2016-11-22
Applicant: Micron Technology, Inc.
Inventor: Chang Wan Ha , Graham R. Wolstenholme , Deepak Thimmegowda
IPC: H01L21/768 , H01L21/3213 , H01L27/105
CPC classification number: H01L21/76816 , H01L21/0337 , H01L21/32139 , H01L21/76822 , H01L21/76865 , H01L23/535 , H01L27/1052 , H01L27/11519 , H01L27/11548 , H01L27/11556 , H01L27/11565 , H01L27/11575 , H01L27/11582 , H01L2924/0002 , H01L2924/00
Abstract: Apparatuses and methods for stair step formation using at least two masks, such as in a memory device, are provided. One example method can include forming a first mask over a conductive material to define a first exposed area, and forming a second mask over a portion of the first exposed area to define a second exposed area, the second exposed area is less than the first exposed area. Conductive material is removed from the second exposed area. An initial first dimension of the second mask is less than a first dimension of the first exposed area and an initial second dimension of the second mask is at least a second dimension of the first exposed area plus a distance equal to a difference between the initial first dimension of the second mask and a final first dimension of the second mask after a stair step structure is formed.
Abstract translation: 提供了使用至少两个掩模(例如存储器件)中的阶梯形成的装置和方法。 一个示例性方法可以包括在导电材料上形成第一掩模以限定第一暴露区域,以及在第一暴露区域的一部分上形成第二掩模以限定第二暴露区域,第二暴露区域小于第一暴露区域 区。 从第二暴露区域去除导电材料。 第二掩模的初始第一尺寸小于第一曝光区域的第一尺寸,并且第二掩模的初始第二尺寸是第一曝光区域的至少第二尺寸加上等于初始第一曝光区域之间的差距的距离 在形成阶梯结构之后,第二掩模的尺寸和第二掩模的最终第一尺寸。
-
-