SEMICONDUCTOR DEVICES AND DATA STORAGE SYSTEMS INCLUDING THE SAME

    公开(公告)号:US20230403866A1

    公开(公告)日:2023-12-14

    申请号:US18297266

    申请日:2023-04-07

    Abstract: A semiconductor device may include a first substrate structure including a plate layer, gate electrodes stacked on the plate layer, channel structures penetrating through the gate electrodes, and first bonding metal layers on the channel structures; and a second substrate structure connected to the first substrate structure, and including a substrate having active regions, device isolation layers in the substrate defining the active regions, circuit devices on one surface of the substrate, and second bonding metal layers connected to the first bonding metal layers, the device isolation layers including first device isolation layers and a second device isolation layer having different heights, and the active regions including first active regions spaced apart by the first device isolation layers and connected to each other by the substrate, and second active regions separated from the first active regions by the second device isolation layer.

    SEMICONDUCTOR DEVICE AND DATA STORAGE SYSTEM INCLUDING THE SAME

    公开(公告)号:US20230125995A1

    公开(公告)日:2023-04-27

    申请号:US17968058

    申请日:2022-10-18

    Abstract: A semiconductor device includes a stack structure including a gate stack region and dummy stack region. The gate stack region includes interlayer insulating layers and gate electrodes alternately stacked. The dummy stack region includes dummy insulating layers and dummy horizontal layers alternately stacked. A separation structure penetrates the stack structure. A vertical memory structure penetrates the gate stack region in a first region. A plurality of gate contact structures electrically connect to the gate electrodes in a second region. The gate electrodes include a first gate electrode and a second gate electrode disposed on a level higher than the first gate electrode. Each of the gate contact structures includes a gate contact plug and a first insulating spacer. The gate contact plugs include a first gate contact plug penetrating the second gate electrode and contacting the first gate electrode, and a second gate contact plug contacting the second gate electrode.

    SEMICONDUCTOR DEVICE INCLUDING GATE LAYER AND VERTICAL STRUCTURE

    公开(公告)号:US20220278118A1

    公开(公告)日:2022-09-01

    申请号:US17749486

    申请日:2022-05-20

    Abstract: A semiconductor device including vertical structures on a substrate; and interlayer insulating layers and gate layers on the substrate, wherein the gate layers are sequentially stacked in a memory cell array area and extend into an extension area, the gate layers have pad regions having a staircase structure in the extension area, the first vertical structure has a surface facing the gate layers, the second vertical structure has a surface facing at least one of the gate layers, the first vertical structure includes a first core pattern, a first semiconductor layer, and a pad pattern, the second vertical structure includes a second core pattern and a second semiconductor layer, each of the core patterns includes an insulating material, and an upper surface of the second semiconductor layer and an upper surface of the second core pattern are farther from the substrate than the upper surface of the first core pattern.

    SEMICONDUCTOR DEVICE
    25.
    发明申请

    公开(公告)号:US20210391289A1

    公开(公告)日:2021-12-16

    申请号:US17172276

    申请日:2021-02-10

    Abstract: A semiconductor device includes first gate electrodes, a first channel structure penetrating the first gate electrodes and including a first channel layer and a first channel filling insulating layer, second gate electrodes above the first gate electrodes, a second channel structure penetrating the second gate electrodes and including a second channel layer and a second channel filling insulating layer, and a central wiring layer between the first gate electrodes and the second gate electrodes and connected to the first channel layer and the second channel layer, wherein the first channel layer and the second channel layer are connected to each other in a region surrounded by the central wiring layer, and the first channel filling insulating layer and the second channel filling insulating layer are connected to each other in a region surrounded by the central wiring layer.

Patent Agency Ranking