-
公开(公告)号:US11062953B2
公开(公告)日:2021-07-13
申请号:US16676370
申请日:2019-11-06
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chun-Jen Chen , Tien-I Wu , Yu-Shu Lin
IPC: H01L21/8234 , H01L21/324 , H01L27/088 , H01L29/06 , H01L29/10 , H01L29/78
Abstract: A method for fabricating semiconductor device includes the steps of: providing a substrate having a first region and a second region; forming a first fin-shaped structure on the first region and a second fin-shaped structure on the second region; forming a shallow trench isolation (STI) around the first fin-shaped structure and the second fin-shaped structure; forming a mask layer on the first fin-shaped structure; and performing a first anneal process so that the first fin-shaped structure and the second fin-shaped structure comprise different radius of curvature.
-
公开(公告)号:US20200243664A1
公开(公告)日:2020-07-30
申请号:US16294877
申请日:2019-03-06
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Wei-Chih Chuang , Chia-Jong Liu , Kuang-Hsiu Chen , Chung-Ting Huang , Chi-Hsuan Tang , Kai-Hsiang Wang , Bing-Yang Jiang , Yu-Lin Cheng , Chun-Jen Chen , Yu-Shu Lin , Jhong-Yi Huang , Chao-Nan Chen , Guan-Ying Wu
IPC: H01L29/66 , H01L29/423
Abstract: A semiconductor device and a method for fabricating the semiconductor device are provided, in which the method includes the steps of forming a gate structure on a substrate, forming a spacer on a sidewall of the gate structure, forming two recesses adjacent to two sides of the spacer, performing a cleaning process to trim the spacer for forming a void between the spacer and the substrate, and forming two portions of an epitaxial layer in the two recesses. The semiconductor device preferably includes a cap layer on the two portions of the epitaxial layer as the cap layer includes a planar top surface and an inclined sidewall.
-
公开(公告)号:US10446447B2
公开(公告)日:2019-10-15
申请号:US16036831
申请日:2018-07-16
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yi-Fan Li , I-Cheng Hu , Chun-Jen Chen , Tien-I Wu , Yu-Shu Lin , Chun-Yuan Wu
IPC: H01L21/8234 , H01L27/088 , H01L29/10 , H01L21/762 , H01L21/308 , H01L21/3065 , H01L21/8238 , H01L29/78 , H01L21/311
Abstract: A method for fabricating semiconductor device includes the steps of: forming a fin-shaped structure on a substrate; forming a shallow trench isolation (STI) around the fin-shaped structure; forming a liner on the fin-shaped structure; and removing the liner and part of the fin-shaped structure so that a sidewall of the fin-shaped structure comprises a curve. Moreover, the method includes forming an epitaxial layer around the sidewall of the fin-shaped structure while a top surface of the fin-shaped structure is exposed.
-
公开(公告)号:US20180323302A1
公开(公告)日:2018-11-08
申请号:US16036831
申请日:2018-07-16
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yi-Fan Li , I-Cheng Hu , Chun-Jen Chen , Tien-I Wu , Yu-Shu Lin , Chun-Yuan Wu
IPC: H01L29/78 , H01L21/762 , H01L21/8234 , H01L21/8238 , H01L27/088 , H01L21/3065 , H01L21/308 , H01L29/10
CPC classification number: H01L21/823431 , H01L21/3065 , H01L21/3085 , H01L21/31116 , H01L21/762 , H01L21/76205 , H01L21/76224 , H01L21/823487 , H01L21/823821 , H01L27/0886 , H01L29/1029 , H01L29/7851 , H01L29/7853
Abstract: A method for fabricating semiconductor device includes the steps of: forming a fin-shaped structure on a substrate; forming a shallow trench isolation (STI) around the fin-shaped structure; forming a liner on the fin-shaped structure; and removing the liner and part of the fin-shaped structure so that a sidewall of the fin-shaped structure comprises a curve. Moreover, the method includes forming an epitaxial layer around the sidewall of the fin-shaped structure while a top surface of the fin-shaped structure is exposed.
-
公开(公告)号:US10056490B1
公开(公告)日:2018-08-21
申请号:US15496000
申请日:2017-04-25
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Yi-Fan Li , I-Cheng Hu , Chun-Jen Chen , Tien-I Wu , Yu-Shu Lin , Chun-Yuan Wu
IPC: H01L29/78 , H01L27/088 , H01L29/10 , H01L21/762 , H01L21/308 , H01L21/3065 , H01L21/8238 , H01L21/8234
CPC classification number: H01L21/823431 , H01L21/3065 , H01L21/3085 , H01L21/31116 , H01L21/762 , H01L21/76205 , H01L21/76224 , H01L21/823487 , H01L21/823821 , H01L27/0886 , H01L29/1029 , H01L29/7851 , H01L29/7853
Abstract: A semiconductor device includes: a fin-shaped structure on a substrate, in which a sidewall of the fin-shaped structure comprises a curve. Specifically, the fin-shaped structure includes a top portion and a bottom portion, a shallow trench isolation (STI) around the bottom portion of the fin-shaped structure, and the curve includes a planar portion extending from the top surface of fin-shaped structure downward and a curved portion extending from the bottom surface of the fin-shaped structure upward.
-
公开(公告)号:US20240274715A1
公开(公告)日:2024-08-15
申请号:US18123995
申请日:2023-03-21
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Kai-Hsiang Wang , Yi-Fan Li , Chung-Ting Huang , Chi-Hsuan Tang , Chun-Jen Chen , Ti-Bin Chen , Chih-Chiang Wu
IPC: H01L29/78 , H01L29/165 , H01L29/66
CPC classification number: H01L29/7848 , H01L29/165 , H01L29/66636
Abstract: A semiconductor device includes a gate structure on a substrate and an epitaxial layer adjacent to the gate structure, in which the epitaxial layer includes a first buffer layer, an anisotropic layer on the first buffer layer, a second buffer layer on the first buffer layer, and a bulk layer on the anisotropic layer. Preferably, a concentration of boron in the bulk layer is less than a concentration of boron in the anisotropic layer, a concentration of boron in the first buffer layer is less than a concentration of boron in the second buffer layer, and the concentration of boron in the second buffer layer is less than the concentration of boron in the anisotropic layer.
-
公开(公告)号:US12021134B2
公开(公告)日:2024-06-25
申请号:US18073539
申请日:2022-12-01
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Wei-Chih Chuang , Chia-Jong Liu , Kuang-Hsiu Chen , Chung-Ting Huang , Chi-Hsuan Tang , Kai-Hsiang Wang , Bing-Yang Jiang , Yu-Lin Cheng , Chun-Jen Chen , Yu-Shu Lin , Jhong-Yi Huang , Chao-Nan Chen , Guan-Ying Wu
IPC: H01L29/66 , H01L29/423
CPC classification number: H01L29/6656 , H01L29/42364
Abstract: A semiconductor device includes a gate structure on a substrate, a first spacer on a sidewall of the gate structure, a second spacer on a sidewall of the first spacer, a third spacer on a sidewall of the second spacer, and first and second stacks of an epitaxial layer and a cap layer respectively disposed at first and second sides of the gate structure. Preferably, a part of the second spacer comprises an I-shape, the cap layer includes a planar top surface and an inclined sidewall, the cap layer contacts the second spacer and the third spacer directly, and the cap layer includes a vertical sidewall connected to the inclined sidewall.
-
公开(公告)号:US20230097129A1
公开(公告)日:2023-03-30
申请号:US18073539
申请日:2022-12-01
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Wei-Chih Chuang , Chia-Jong Liu , Kuang-Hsiu Chen , Chung-Ting Huang , Chi-Hsuan Tang , Kai-Hsiang Wang , Bing-Yang Jiang , Yu-Lin Cheng , Chun-Jen Chen , Yu-Shu Lin , Jhong-Yi Huang , Chao-Nan Chen , Guan-Ying Wu
IPC: H01L29/66 , H01L29/423
Abstract: A method for fabricating semiconductor device includes the steps of: forming a gate structure on a substrate; forming a first spacer and a second spacer around the gate structure; forming a recess adjacent to two sides of the second spacer; performing a cleaning process to trim the second spacer for forming a void between the first spacer and the substrate; and forming an epitaxial layer in the recess.
-
公开(公告)号:US11587835B2
公开(公告)日:2023-02-21
申请号:US17337446
申请日:2021-06-03
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chun-Jen Chen , Tien-I Wu , Yu-Shu Lin
IPC: H01L21/8234 , H01L21/324 , H01L27/088 , H01L29/06 , H01L29/10 , H01L29/78
Abstract: A method for fabricating semiconductor device includes the steps of providing a substrate having a first region and a second region, forming a first fin-shaped structure on the first region and a second fin-shaped structure on the second region, and forming a shallow trench isolation (STI) around the first fin-shaped structure and the second fin-shaped structure. Preferably, the first fin-shaped structure and the second fin-shaped structure comprise different radius of curvature and a center of curvature of the first fin-shaped structure is lower than a top surface of the STI and a center of curvature of the second fin-shaped structure is higher than the top surface of the STI.
-
公开(公告)号:US20230033820A1
公开(公告)日:2023-02-02
申请号:US17956840
申请日:2022-09-30
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chi-Hsuan Tang , Chung-Ting Huang , Bo-Shiun Chen , Chun-Jen Chen , Yu-Shu Lin
Abstract: A method for fabricating a semiconductor device includes the steps of forming a gate structure on a substrate, forming an epitaxial layer adjacent to the gate structure, and then forming a first cap layer on the epitaxial layer. Preferably, a top surface of the first cap layer includes a curve concave upward and a bottom surface of the first cap layer includes a planar surface higher than a top surface of the substrate.
-
-
-
-
-
-
-
-
-