-
公开(公告)号:US20240422989A1
公开(公告)日:2024-12-19
申请号:US18223043
申请日:2023-07-18
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Wei Kuo , Chung-Yi Chiu
Abstract: A resistive memory device includes a dielectric layer, a trench, a first resistive switching element, a diode via structure, and a signal line structure. The trench is disposed in the dielectric layer. The first resistive switching element is disposed in the trench. The first resistive switching element includes a first bottom electrode, a first top electrode disposed above the first bottom electrode, and a first variable resistance layer disposed between the first bottom electrode and the first top electrode. The diode via structure is disposed in the dielectric layer and located under the trench, and the diode via structure is connected with the first bottom electrode. The signal line structure is disposed in the trench, a part of the signal line structure is disposed on the first resistive switching element, and the signal line structure is electrically connected with the first top electrode.
-
公开(公告)号:US12029138B2
公开(公告)日:2024-07-02
申请号:US18201741
申请日:2023-05-24
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Wei Kuo , Chia-Chang Hsu
CPC classification number: H10N50/80 , H01L27/0248 , H10B61/22
Abstract: A semiconductor device includes an array region defined on a substrate, a ring of dummy pattern surrounding the array region, and a gap between the array region and the ring of dummy pattern. Preferably, the ring of dummy pattern further includes a ring of magnetic tunneling junction (MTJ) pattern surrounding the array region and a ring of metal interconnect pattern overlapping the ring of MTJ and surrounding the array region.
-
公开(公告)号:US12022739B2
公开(公告)日:2024-06-25
申请号:US18116277
申请日:2023-03-01
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Wei Kuo
Abstract: A method for forming a semiconductor device includes the steps of providing a substrate having a memory region and a logic region, forming a memory stack structure on the memory region, forming a passivation layer covering a top surface and sidewalls of the memory stack structure, forming a first interlayer dielectric layer on the passivation layer, performing a post-polishing etching back process to remove a portion of the first interlayer dielectric layer and a portion of the passivation layer on the top surface of the memory stack structure, forming a second interlayer dielectric layer on the first interlayer dielectric layer and directly contacting the passivation layer, and forming an upper contact structure through the second interlayer dielectric layer and the passivation layer on the top surface of the memory stack structure to contact the memory stack structure.
-
公开(公告)号:US20240016063A1
公开(公告)日:2024-01-11
申请号:US17884528
申请日:2022-08-09
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Wei Kuo , Chung-Yi Chiu , Shun-Yu Huang , Yi-Wei Tseng
CPC classification number: H01L43/08 , H01L27/222 , H01L43/02 , H01L43/12
Abstract: An MRAM structure includes an MTJ, a first SOT element, a conductive layer and a second SOT element disposed from bottom to top. A protective layer is disposed on the second SOT element. The protective layer covers and contacts a top surface of the second SOT element. The protective layer is an insulator. A conductive via penetrates the protective layer and contacts the second SOT element.
-
公开(公告)号:US20240016062A1
公开(公告)日:2024-01-11
申请号:US17874327
申请日:2022-07-27
Applicant: United Microelectronics Corp.
Inventor: Shun-Yu Huang , Yi-Wei Tseng , Chih-Wei Kuo , Yi-Xiang Chen , Hsuan-Hsu Chen , Chun-Lung Chen
CPC classification number: H01L43/12 , H01L27/222 , H01L43/02
Abstract: A method of fabricating an MTJ device is provided including the following process. A first via is formed in the first dielectric layer. A first electrode layer is formed on the first dielectric layer and the first via. An MTJ stack layer is formed on the first electrode layer. A patterned second electrode layer is formed on the MTJ stack layer and used as a mask. A first ion beam etching process is performed to etch the patterned second electrode layer and pattern the MTJ stack layer and the first electrode layer to form a second electrode, an MTJ stack structure, and a first electrode. A first protective layer is formed to cover the second electrode and the MTJ stack structure. A second ion beam etching process is performed to remove a portion of the MTJ stack structure and a portion of the first electrode.
-
公开(公告)号:US20230413695A1
公开(公告)日:2023-12-21
申请号:US18239108
申请日:2023-08-28
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Wei Kuo , Chung-Yi Chiu
CPC classification number: H10N70/826 , H10N70/231 , H10N70/011 , H10B63/00
Abstract: A manufacturing method of a memory device includes following steps. A memory unit including a first electrode, a second electrode, and a memory material layer is formed on a substrate. The second electrode is disposed above the first electrode in a vertical direction. The memory material layer is disposed between the first electrode and the second electrode in the vertical direction. A first spacer layer including a first portion, a second portion, and a third portion is formed on a sidewall of the memory unit. The first portion is disposed on a sidewall of the first electrode. The second portion is disposed on a sidewall of the second electrode. The third portion is disposed above the memory unit in the vertical direction and connected with the second portion. A thickness of the second portion in a horizontal direction is greater than that of the first portion in the horizontal direction.
-
公开(公告)号:US11812667B2
公开(公告)日:2023-11-07
申请号:US17341316
申请日:2021-06-07
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Wei Kuo , Chia-Chang Hsu
Abstract: A semiconductor device includes a substrate, a first magnetic tunnel junction (MTJ) structure, a second MTJ structure, and an interconnection structure. The first MTJ structure, the second MTJ structure, and the interconnection structure are disposed on the substrate. The interconnection structure is located between the first MTJ structure and the second MTJ structure in a first horizontal direction, and the interconnection structure includes a first metal interconnection and a second metal interconnection. The second metal interconnection is disposed on and contacts the first metal interconnection. A material composition of the second metal interconnection is different from a material composition of the first metal interconnection.
-
公开(公告)号:US11785785B2
公开(公告)日:2023-10-10
申请号:US17336295
申请日:2021-06-01
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Wei Kuo , Tai-Cheng Hou , Yu-Tsung Lai , Jiunn-Hsiung Liao
Abstract: A method for fabricating semiconductor device includes the steps of: forming a first magnetic tunneling junction (MTJ) and a second MTJ on a substrate; forming a first top electrode on the first MTJ and a second top electrode on the second MTJ; forming a passivation layer on the first MTJ and the second MTJ; removing part of the passivation layer so that a top surface of all of the remaining passivation layer is lower than a top surface of the first electrode; and forming a ultra low-k (ULK) dielectric layer on the first MTJ and the second MTJ.
-
公开(公告)号:US20220406996A1
公开(公告)日:2022-12-22
申请号:US17377367
申请日:2021-07-15
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Wei Kuo , Chung-Yi Chiu
Abstract: A manufacturing method of a memory device includes the following steps. Memory units are formed on a substrate. Each of the memory units includes a first electrode, a second electrode, and a memory material layer. The second electrode is disposed above the first electrode in a vertical direction. The memory material layer is disposed between the first electrode and the second electrode in the vertical direction. A conformal spacer layer is formed on the memory units. A non-conformal spacer layer is formed on the conformal spacer layer. A first opening is formed penetrating through a sidewall portion of the non-conformal spacer layer and a sidewall portion of the conformal spacer layer in the vertical direction.
-
公开(公告)号:US20220102629A1
公开(公告)日:2022-03-31
申请号:US17084639
申请日:2020-10-30
Applicant: UNITED MICROELECTRONICS CORP.
Inventor: Chih-Wei Kuo
Abstract: The invention provides a semiconductor structure, the semiconductor structure includes a resistance random access memory (RRAM), a first spacer located at two sides of the RRAM, a second spacer located outside the first spacer, wherein the second spacer contains metal material or metal oxide material, and a third spacer located outside the second spacer.
-
-
-
-
-
-
-
-
-