CONVERSION AND PROCESSING OF DEEP COLOR VIDEO IN A SINGLE CLOCK DOMAIN
    41.
    发明申请
    CONVERSION AND PROCESSING OF DEEP COLOR VIDEO IN A SINGLE CLOCK DOMAIN 有权
    深度色彩视频在单个时钟域的转换和处理

    公开(公告)号:US20120188444A1

    公开(公告)日:2012-07-26

    申请号:US13217138

    申请日:2011-08-24

    IPC分类号: H04N7/01

    摘要: Embodiments of the invention are generally directed to conversion and processing of deep color video in a single clock domain. An embodiment of a method includes receiving one or more video data streams, the one or more video data streams including a first video data stream, the first video data stream being clocked at a frequency of a link clock signal. The method further includes converting the first video data stream into a converted video data stream having a modified data format, wherein the modified data format includes transfer of a single pixel of data in one cycle of the link clock signal and the insertion of null data to fill empty cycles of the converted video data stream, and generation of a valid data signal to distinguish between valid video data and the null data in the converted video data stream. The method further includes processing the converted video data stream according to the frequency of the link clock signal to generate a processed data stream from the converted video data stream, wherein processing includes using the valid data signal to identify valid video data.

    摘要翻译: 本发明的实施例一般涉及在单个时钟域中的深色视频的转换和处理。 一种方法的实施例包括接收一个或多个视频数据流,所述一个或多个视频数据流包括第一视频数据流,所述第一视频数据流以链路时钟信号的频率被计时。 该方法还包括将第一视频数据流转换成具有修改的数据格式的转换的视频数据流,其中修改的数据格式包括在链路时钟信号的一个周期中传输单个像素的数据,并将空数据插入到 填充经转换的视频数据流的空循环,以及生成有效数据信号以区分转换后的视频数据流中的有效视频数据和空数据。 该方法还包括根据链路时钟信号的频率处理转换后的视频数据流,以从经转换的视频数据流生成经处理的数据流,其中处理包括使用有效数据信号来识别有效视频数据。

    MECHANISM FOR CLOCK RECOVERY FOR STREAMING CONTENT BEING COMMUNICATED OVER A PACKETIZED COMMUNICATION NETWORK
    42.
    发明申请
    MECHANISM FOR CLOCK RECOVERY FOR STREAMING CONTENT BEING COMMUNICATED OVER A PACKETIZED COMMUNICATION NETWORK 审中-公开
    用于通过封装通信网络传播的内容流的时钟恢复机制

    公开(公告)号:US20120182473A1

    公开(公告)日:2012-07-19

    申请号:US13339339

    申请日:2011-12-28

    IPC分类号: H04N5/06 H04L7/00

    摘要: A mechanism for facilitating clock recovery for streaming content over a packetized network is described. A method of embodiments includes receiving an estimated data stream at a first device. The estimated data stream may include estimated data format information relating to a data stream expected to be received at the first device. The method may further include performing, at the first device, clock regeneration of the estimated data stream based on the estimated data format information. The clock regeneration may include performing clock recovery of the estimated data stream.

    摘要翻译: 描述了一种用于促进在分组化网络上流式传输内容的时钟恢复的机制。 实施例的方法包括在第一设备处接收估计的数据流。 估计数据流可以包括与预期在第一设备处接收的数据流有关的估计数据格式信息。 该方法还可以包括在第一设备处,基于估计的数据格式信息执行估计数据流的时钟再生。 时钟再生可以包括执行估计数据流的时钟恢复。

    Method and system for detecting successful authentication of multiple ports in a time-based roving architecture
    43.
    发明授权
    Method and system for detecting successful authentication of multiple ports in a time-based roving architecture 有权
    用于检测基于时间的流动结构中多个端口成功认证的方法和系统

    公开(公告)号:US08185739B2

    公开(公告)日:2012-05-22

    申请号:US12351712

    申请日:2009-01-09

    IPC分类号: H04L9/32

    摘要: In one embodiment of the present invention, a method includes authenticating an HDCP transmitting device at a first port of an HDCP receiving device. A port of the HDCP receiving device is connected to a pipe of an HDCP architecture of the HDCP receiving device at a first time. A synchronization signal is received from the HDCP transmitting device at the port of the HDCP receiving device at a second time. A loss of synchronization between the HDCP transmitting device and the HDCP receiving device is detected when the time-span between the first time and the second time is not greater than the period of time between synchronization signals sent from the HDCP transmitting device. A re-authentication is initiated between the HDCP transmitting device and the HDCP receiving device in response to detecting the loss of synchronization.

    摘要翻译: 在本发明的一个实施例中,一种方法包括在HDCP接收设备的第一端口处认证HDCP发送设备。 HDCP接收设备的端口在第一时间连接到HDCP接收设备的HDCP架构的管道。 第二次在HDCP接收装置的端口从HDCP发送装置接收同步信号。 当第一时间和第二时间之间的时间跨度不大于从HDCP发送装置发送的同步信号之间的时间段时,检测出HDCP发送装置与HDCP接收装置之间的同步丢失。 响应于检测到同步丢失,在HDCP发送设备和HDCP接收设备之间启动重新认证。

    SEMICONDUCTOR DEVICE
    44.
    发明申请
    SEMICONDUCTOR DEVICE 有权
    半导体器件

    公开(公告)号:US20120007639A1

    公开(公告)日:2012-01-12

    申请号:US12881541

    申请日:2010-09-14

    申请人: Min-Su PARK Hoon Choi

    发明人: Min-Su PARK Hoon Choi

    IPC分类号: H03L7/00

    CPC分类号: H03L7/0812 G11C7/222

    摘要: A semiconductor device includes a reset signal generator configured to change the number of activated signals among a plurality of reset signals according to a frequency of an external clock, a plurality of mixing control signal generators configured to generate a plurality of first and second mixing control signals, and a clock mixer configured to generate a mixing clock by mixing a first driving clock and a second driving clock, wherein the first driving clock is generated by driving a positive clock of the external clock according to the plurality of first mixing control signals, and the second driving clock is generated by driving a negative clock of the external clock according to the plurality of second mixing control signals.

    摘要翻译: 半导体器件包括:复位信号发生器,被配置为根据外部时钟的频率改变多个复位信号中的激活信号数;多个混合控制信号发生器,被配置为产生多个第一和第二混合控制信号 以及时钟混频器,被配置为通过混合第一驱动时钟和第二驱动时钟来产生混频时钟,其中通过根据多个第一混频控制信号驱动外部时钟的正时钟来产生第一驱动时钟,以及 通过根据多个第二混合控制信号驱动外部时钟的负时钟来产生第二驱动时钟。

    Concurrent code checker and hardware efficient high-speed I/O having built-in self-test and debug features
    45.
    发明授权
    Concurrent code checker and hardware efficient high-speed I/O having built-in self-test and debug features 有权
    兼容的代码检查器和硬件高效的高速I / O,具有内置的自检和调试功能

    公开(公告)号:US07984369B2

    公开(公告)日:2011-07-19

    申请号:US11656331

    申请日:2007-01-19

    IPC分类号: G06F11/00 H03M13/00 H04L1/00

    摘要: Method, device, and system for testing for errors in high-speed input/output systems. System and device may include a concurrent code checker for checking for errors in encoded data packets through data packets static properties and dynamic properties of the data stream including the packets. Method may involve detecting invalid encoded packets using the data packets static properties and the dynamic properties of the data stream including the packets. Method for optimizing a design of a concurrent code checker logic using don't-care conditions, and concurrent code checker circuit having reduce logic element and semiconductor area requirements.

    摘要翻译: 用于测试高速输入/输出系统中的错误的方法,设备和系统。 系统和设备可以包括并发代码检查器,用于通过包括数据包的数据流的数据包静态属性和动态属性来检查编码数据分组中的错误。 方法可以涉及使用数据包静态属性和包括数据包的数据流的动态属性检测无效编码包。 使用不受保护条件优化并发代码检查器逻辑的设计的方法,以及具有降低逻辑元件和半导体面积要求的并行代码检查器电路的方法。

    PROCESS CONDITION EVALUATION METHOD FOR LIQUID CRYSTAL DISPLAY MODULE
    46.
    发明申请
    PROCESS CONDITION EVALUATION METHOD FOR LIQUID CRYSTAL DISPLAY MODULE 有权
    液晶显示模块的工艺条件评估方法

    公开(公告)号:US20110070670A1

    公开(公告)日:2011-03-24

    申请号:US12958031

    申请日:2010-12-01

    IPC分类号: H01L21/66

    CPC分类号: G09G3/006 G09G3/3648

    摘要: A process condition evaluation method for a liquid crystal display module (LCM) includes: a first step of obtaining a threshold power measuring pattern, an analysis sample for a cell bonding status in an LCD fabrication process, and obtaining a lower substrate sample by separating an upper substrate from the threshold power measuring pattern; a second step of supplying voltages on a gate pad on the lower substrate sample with sequentially increasing a voltage level by a predetermined unit by using an electrical device, and obtaining a threshold current and a threshold voltage by measuring currents at a drain pad whenever voltage increased by a predetermined unit is applied to the gate pad; and a third step of obtaining threshold power based on the threshold current and the threshold voltage, and thereby evaluating process conditions of the LCM.

    摘要翻译: 液晶显示模块(LCM)的工艺条件评估方法包括:获得阈值功率测量图案的第一步骤,LCD制造工艺中的单元接合状态的分析样本,以及通过分离下一个 上基板从阈值功率测量图案; 第二步骤,通过使用电气装置依次增加预定单位的电压电平,在下部基板样品上的栅极焊盘上提供电压,并且每当电压增加时,通过测量漏极焊盘处的电流来获得阈值电流和阈值电压 通过预定单元施加到栅极焊盘; 以及第三步骤,基于阈值电流和阈值电压获得阈值功率,从而评估LCM的处理条件。

    DELAY LOCKED LOOP CIRCUIT AND SEMICONDUCTOR MEMORY DEVICE USING THE SAME
    47.
    发明申请
    DELAY LOCKED LOOP CIRCUIT AND SEMICONDUCTOR MEMORY DEVICE USING THE SAME 有权
    延迟锁定环路电路和使用相同的半导体存储器件

    公开(公告)号:US20100295588A1

    公开(公告)日:2010-11-25

    申请号:US12490619

    申请日:2009-06-24

    申请人: Hoon Choi

    发明人: Hoon Choi

    IPC分类号: H03L7/06

    CPC分类号: H03L7/0814

    摘要: The present invention relates to a delay locked loop (DLL) circuit. The DLL circuit includes a phase comparator configured to compare a phase of a source clock with a phase of a feedback clock and generate a delay locking signal based on the comparison result, a clock delay configured to delay the source clock in response to the delay locking signal for locking delay, output the delayed source clock as a delay locked clock, and generate a delay end signal when a delay amount has reached a delay limit, a delay replica model configured to reflect a delay time of an output path of the source clock at the delay locked clock and output the reflected clock as the feedback clock, and a delay locking operation controller configured to terminate a delay locking operation in response to the delay locking signal and the delay end signal.

    摘要翻译: 延迟锁定环(DLL)电路技术领域本发明涉及延迟锁定环(DLL)电路。 DLL电路包括相位比较器,被配置为将源时钟的相位与反馈时钟的相位进行比较,并且基于比较结果产生延迟锁定信号,时钟延迟被配置为响应延迟锁定来延迟源时钟 用于锁定延迟的信号,将延迟的源时钟作为延迟锁定时钟输出,并且当延迟量已经达到延迟限制时产生延迟结束信号,延迟复制模型被配置为反映源时钟的输出路径的延迟时间 在所述延迟锁定时钟处输出所述反射时钟作为所述反馈时钟,以及延迟锁定操作控制器,被配置为响应于所述延迟锁定信号和所述延迟结束信号而终止延迟锁定操作。

    PROBE INSPECTION APPARATUS
    48.
    发明申请
    PROBE INSPECTION APPARATUS 有权
    探测装置

    公开(公告)号:US20100155574A1

    公开(公告)日:2010-06-24

    申请号:US12533775

    申请日:2009-07-31

    IPC分类号: G01J1/32

    摘要: This document relates to a probe inspection apparatus for testing a flat panel display. The probe inspection apparatus comprises a base plate, a stage placed over the base plate and configured to comprise a plurality of back light modules for supplying a rear surface of a substrate with light or heat or both, the substrate being seated in the stage, a probe pin configured to electrically come into contact with circuit patterns formed in the substrate and measure electrical properties of the circuit patterns, a probe head configured to support the probe pin and move in an X or Y axis, and an upper light source unit mounted on one side of the probe head and configured to irradiate light to the circuit patterns.

    摘要翻译: 本文件涉及一种用于测试平板显示器的探针检查装置。 探针检查装置包括基板,放置在基板上的台,并且被配置为包括多个背光模块,用于向基板提供光或热或两者的后表面,所述基板位于载物台中, 探针,被配置为与形成在基板中的电路图案电接触,并测量电路图案的电特性;探头,其构造成支撑探针并在X轴或Y轴上移动,上光源单元安装在 探头的一侧并配置成将光照射到电路图案。

    Method, apparatus and system for employing a secure content protection system
    49.
    发明申请
    Method, apparatus and system for employing a secure content protection system 有权
    采用安全内容保护系统的方法,装置和系统

    公开(公告)号:US20100146265A1

    公开(公告)日:2010-06-10

    申请号:US12316305

    申请日:2008-12-10

    IPC分类号: H04L9/00

    摘要: A method, apparatus and system for employing a secure content protection system is disclosed. In one embodiment, a certificate having a unique device identification associated with a first device is received, and, at a second device, a revocation list having unauthorized device identifications is received. The unique device identification is incrementally compared with the unauthorized device identifications of the revocation list, and media content is transmitted from the second device to the first device, if the unique device identification is not matched with the unauthorized device identifications of the revocation list.

    摘要翻译: 公开了一种采用安全内容保护系统的方法,装置和系统。 在一个实施例中,接收到具有与第一设备相关联的唯一设备标识的证书,并且在第二设备处接收到具有未授权设备标识的撤销列表。 如果唯一的设备标识与撤销列表的未授权的设备标识不匹配,则将唯一的设备标识与撤销列表的未授权设备标识进行递增比较,并且媒体内容从第二设备发送到第一设备。