-
公开(公告)号:US20230386926A1
公开(公告)日:2023-11-30
申请号:US18363945
申请日:2023-08-02
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chia-Ching Lee , Hsin-Han Tsai , Shih-Hang Chiu , Tsung-Ta Tang , Chung-Chiang Wu , Hung-Chin Chung , Hsien-Ming Lee , Da-Yuan Lee , Jian-Hao Chen , Chien-Hao Chen , Kuo-Feng Yu , Chia-Wei Chen , Chih-Yu Hsu
IPC: H01L21/8234 , H01L27/088 , H01L29/40 , H01L29/66 , H01L29/49
CPC classification number: H01L21/82345 , H01L27/0886 , H01L29/401 , H01L29/66545 , H01L29/4966
Abstract: A dummy gate electrode and a dummy gate dielectric are removed to form a recess between adjacent gate spacers. A gate dielectric is deposited in the recess, and a barrier layer is deposited over the gate dielectric. A first work function layer is deposited over the barrier layer. A first anti-reaction layer is formed over the first work function layer, the first anti-reaction layer reducing oxidation of the first work function layer. A fill material is deposited over the first anti-reaction layer.
-
公开(公告)号:US11437280B2
公开(公告)日:2022-09-06
申请号:US16900439
申请日:2020-06-12
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chia-Ching Lee , Hsin-Han Tsai , Shih-Hang Chiu , Tsung-Ta Tang , Chung-Chiang Wu , Hung-Chin Chung , Hsien-Ming Lee , Da-Yuan Lee , Jian-Hao Chen , Chien-Hao Chen , Kuo-Feng Yu , Chia-Wei Chen , Chih-Yu Hsu
IPC: H01L21/8234 , H01L27/088 , H01L29/40 , H01L29/66
Abstract: A dummy gate electrode and a dummy gate dielectric are removed to form a recess between adjacent gate spacers. A gate dielectric is deposited in the recess, and a barrier layer is deposited over the gate dielectric. A first work function layer is deposited over the barrier layer. A first anti-reaction layer is formed over the first work function layer, the first anti-reaction layer reducing oxidation of the first work function layer. A fill material is deposited over the first anti-reaction layer.
-
公开(公告)号:US20220123124A1
公开(公告)日:2022-04-21
申请号:US17165142
申请日:2021-02-02
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Shih-Hang Chiu , Chung-Chiang Wu , Jo-Chun Hung , Wei-Cheng Wang , Kuan-Ting Liu , Chi On Chui
IPC: H01L29/49 , H01L27/092 , H01L29/06 , H01L29/423 , H01L29/786 , H01L21/02 , H01L21/28 , H01L21/8238 , H01L29/66
Abstract: Semiconductor devices having improved gate electrode structures and methods of forming the same are disclosed. In an embodiment, a semiconductor device includes a gate structure over a semiconductor substrate, the gate structure including a high-k dielectric layer; an n-type work function layer over the high-k dielectric layer; an anti-reaction layer over the n-type work function layer, the anti-reaction layer including a dielectric material; a p-type work function layer over the anti-reaction layer, the p-type work function layer covering top surfaces of the anti-reaction layer; and a conductive cap layer over the p-type work function layer.
-
公开(公告)号:US11302818B2
公开(公告)日:2022-04-12
申请号:US16571879
申请日:2019-09-16
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chung-Chiang Wu , Po-Cheng Chen , Kuo-Chan Huang , Hung-Chin Chung , Hsien-Ming Lee , Chien-Hao Chen
IPC: H01L29/423 , H01L29/78 , H01L27/088 , H01L21/8234 , H01L29/66 , H01L29/40 , H01L29/49
Abstract: A device includes a semiconductor fin, and a gate stack on sidewalls and a top surface of the semiconductor fin. The gate stack includes a high-k dielectric layer, a work-function layer overlapping a bottom portion of the high-k dielectric layer, and a blocking layer overlapping a second bottom portion of the work-function layer. A low-resistance metal layer overlaps and contacts the work-function layer and the blocking layer. The low-resistance metal layer has a resistivity value lower than second resistivity values of both of the work-function layer and the blocking layer. A gate spacer contacts a sidewall of the gate stack.
-
公开(公告)号:US20210367076A1
公开(公告)日:2021-11-25
申请号:US17396903
申请日:2021-08-09
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chung-Chiang Wu , Wei-Chin Lee , Shih-Hang Chiu , Chia-Ching Lee , Hsueh Wen Tsau , Cheng-Yen Tsai , Cheng-Lung Hung , Da-Yuan Lee , Ching-Hwanq Su
IPC: H01L29/78 , H01L21/8234 , H01L27/088
Abstract: Semiconductor device structures having gate structures with tunable threshold voltages are provided. Various geometries of device structure can be varied to tune the threshold voltages. In some examples, distances from tops of fins to tops of gate structures can be varied to tune threshold voltages. In some examples, distances from outermost sidewalls of gate structures to respective nearest sidewalls of nearest fins to the respective outermost sidewalls (which respective gate structure overlies the nearest fin) can be varied to tune threshold voltages.
-
公开(公告)号:US11094828B2
公开(公告)日:2021-08-17
申请号:US16907570
申请日:2020-06-22
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chung-Chiang Wu , Wei-Chin Lee , Shih-Hang Chiu , Chia-Ching Lee , Hsueh Wen Tsau , Cheng-Yen Tsai , Cheng-Lung Hung , Da-Yuan Lee , Ching-Hwanq Su
IPC: H01L29/78 , H01L21/8234 , H01L27/088
Abstract: Semiconductor device structures having gate structures with tunable threshold voltages are provided. Various geometries of device structure can be varied to tune the threshold voltages. In some examples, distances from tops of fins to tops of gate structures can be varied to tune threshold voltages. In some examples, distances from outermost sidewalls of gate structures to respective nearest sidewalls of nearest fins to the respective outermost sidewalls (which respective gate structure overlies the nearest fin) can be varied to tune threshold voltages.
-
公开(公告)号:US20210242081A1
公开(公告)日:2021-08-05
申请号:US16884837
申请日:2020-05-27
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chung-Chiang Wu , Po-Cheng Chen , Kuo-Chan Huang , Pin-Hsuan Yeh , Wei-Chin Lee , Hsien-Ming Lee , Chien-Hao Chen , Chi On Chui
IPC: H01L21/768 , H01L29/423 , H01L29/78
Abstract: A method includes forming a gate electrode on a semiconductor region, recessing the gate electrode to generate a recess, performing a first deposition process to form a first metallic layer on the gate electrode and in the recess, wherein the first deposition process is performed using a first precursor, and performing a second deposition process to form a second metallic layer on the first metallic layer using a second precursor different from the first precursor. The first metallic layer and the second metallic layer comprise a same metal. The method further incudes forming a dielectric hard mask over the second metallic layer, and forming a gate contact plug penetrating through the dielectric hard mask. The gate contact plug contacts a top surface of the second metallic layer.
-
公开(公告)号:US10692770B2
公开(公告)日:2020-06-23
申请号:US15993210
申请日:2018-05-30
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chung-Chiang Wu , Wei-Chin Lee , Shih-Hang Chiu , Chia-Ching Lee , Hsueh Wen Tsau , Cheng-Yen Tsai , Cheng-Lung Hung , Da-Yuan Lee , Ching-Hwanq Su
IPC: H01L29/78 , H01L21/8234 , H01L27/088
Abstract: Semiconductor device structures having gate structures with tunable threshold voltages are provided. Various geometries of device structure can be varied to tune the threshold voltages. In some examples, distances from tops of fins to tops of gate structures can be varied to tune threshold voltages. In some examples, distances from outermost sidewalls of gate structures to respective nearest sidewalls of nearest fins to the respective outermost sidewalls (which respective gate structure overlies the nearest fin) can be varied to tune threshold voltages.
-
公开(公告)号:US20200083108A1
公开(公告)日:2020-03-12
申请号:US16686388
申请日:2019-11-18
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Cheng-Yen Tsai , Chung-Chiang Wu , Tai-Wei Hwang , Hung-Chin Chung , Wei-Chin Lee , Da-Yuan Lee , Ching-Hwanq Su , Yin-Chuan Chuang , Kuan-Ting Liu
IPC: H01L21/8234 , H01L29/51 , H01L21/02 , H01L27/088
Abstract: Embodiments disclosed herein relate to a pre-deposition treatment of materials utilized in metal gates of different transistors on a semiconductor substrate. In an embodiment, a method includes exposing a first metal-containing layer of a first device and a second metal-containing layer of a second device to a reactant to form respective monolayers on the first and second metal-containing layers. The first and second devices are on a substrate. The first device includes a first gate structure including the first metal-containing layer. The second device includes a second gate structure including the second metal-containing layer different from the second metal-containing layer. The monolayers on the first and second metal-containing layers are exposed to an oxidant to provide a hydroxyl group (—OH) terminated surface for the monolayers. Thereafter, a third metal-containing layer is formed on the —OH terminated surfaces of the monolayers on the first and second metal-containing layers.
-
公开(公告)号:US20190371674A1
公开(公告)日:2019-12-05
申请号:US15993210
申请日:2018-05-30
Applicant: Taiwan Semiconductor Manufacturing Co., Ltd.
Inventor: Chung-Chiang Wu , Wei-Chin Lee , Shih-Hang Chiu , Chia-Ching Lee , Hsueh Wen Tsau , Cheng-Yen Tsai , Cheng-Lung Hung , Da-Yuan Lee , Ching-Hwanq Su
IPC: H01L21/8234 , H01L27/088
Abstract: Semiconductor device structures having gate structures with tunable threshold voltages are provided. Various geometries of device structure can be varied to tune the threshold voltages. In some examples, distances from tops of fins to tops of gate structures can be varied to tune threshold voltages. In some examples, distances from outermost sidewalls of gate structures to respective nearest sidewalls of nearest fins to the respective outermost sidewalls (which respective gate structure overlies the nearest fin) can be varied to tune threshold voltages.
-
-
-
-
-
-
-
-
-