High Threshold Voltage NMOS Transistors For Low Power IC Technology
    1.
    发明申请
    High Threshold Voltage NMOS Transistors For Low Power IC Technology 有权
    用于低功率IC技术的高阈值电压NMOS晶体管

    公开(公告)号:US20100237425A1

    公开(公告)日:2010-09-23

    申请号:US12727312

    申请日:2010-03-19

    IPC分类号: H01L27/092 H01L21/8238

    摘要: Transistors exhibiting different electrical characteristics such as different switching threshold voltage or different leakage characteristics are formed on the same chip or wafer by selectively removing a film or layer which can serve as an out-diffusion sink for an impurity region such as a halo implant and out-diffusing an impurity such as boron into the out-diffusion sink, leaving the impurity region substantially intact where the out-diffusion sink has been removed. In forming CMOS integrated circuits, such a process allows substantially optimal design for both low-leakage and low threshold transistors and allows a mask and additional associated processes to be eliminated, particularly where a tensile film is employed to increase electron mobility since the tensile film can be removed from selected NMOS transistors concurrently with removal of the tensile film from PMOS transistors.

    摘要翻译: 通过选择性地去除可以用作杂质区域的外扩散阱的膜或层,形成具有不同电特性的晶体管,例如不同的开关阈值电压或不同的泄漏特性在相同的芯片或晶片上, 将诸如硼之类的杂质引入扩散槽中,使外扩散槽已经被去除时留下杂质区域基本完整。 在形成CMOS集成电路中,这种工艺允许低泄漏和低阈值晶体管的基本上最佳设计,并允许消除掩模和附加的相关工艺,特别是在使用拉伸膜来增加电子迁移率的情况下,因为拉伸膜可以 从PMOS晶体管去除拉伸膜同时从选定的NMOS晶体管中去除。

    SEMICONDUCTOR TRANSISTORS WITH EXPANDED TOP PORTIONS OF GATES
    2.
    发明申请
    SEMICONDUCTOR TRANSISTORS WITH EXPANDED TOP PORTIONS OF GATES 失效
    具有膨胀的顶部顶部的半导体晶体管

    公开(公告)号:US20080296707A1

    公开(公告)日:2008-12-04

    申请号:US12189298

    申请日:2008-08-11

    IPC分类号: H01L29/00

    摘要: A semiconductor transistor with an expanded top portion of a gate and a method for forming the same. The semiconductor transistor with an expanded top portion of a gate includes (a) a semiconductor region which includes a channel region and first and second source/drain regions; the channel region is disposed between the first and second source/drain regions, (b) a gate dielectric region in direct physical contact with the channel region, and (c) a gate electrode region which includes a top portion and a bottom portion. The bottom portion is in direct physical contact with the gate dielectric region. A first width of the top portion is greater than a second width of the bottom portion. The gate electrode region is electrically insulated from the channel region by the gate dielectric region.

    摘要翻译: 具有扩大的栅极顶部的半导体晶体管及其形成方法。 具有扩大的栅极顶部的半导体晶体管包括:(a)包括沟道区和第一和第二源极/漏极区的半导体区; 沟道区域设置在第一和第二源极/漏极区域之间,(b)与沟道区域直接物理接触的栅极电介质区域,以及(c)包括顶部和底部的栅电极区域。 底部部分与栅极电介质区域直接物理接触。 顶部的第一宽度大于底部的第二宽度。 栅电极区域通过栅极电介质区域与沟道区域电绝缘。